Semiconductor Device
    12.
    发明公开

    公开(公告)号:US20230292627A1

    公开(公告)日:2023-09-14

    申请号:US18200592

    申请日:2023-05-23

    CPC classification number: H10N50/10 H10B61/22 H10N50/80 H10N50/85

    Abstract: A semiconductor device includes a substrate, a first dielectric layer, a second dielectric layer, and a third dielectric layer. The first dielectric layer is disposed on the substrate, around a first metal interconnection. The second dielectric layer is disposed on the first dielectric layer, around a via and a second metal interconnection. The second metal interconnection directly contacts the first metal interconnection. The third dielectric layer is disposed on the second dielectric layer, around a first magnetic tunneling junction (MTJ) structure and a third metal interconnection. The third metal interconnection directly contacts top surfaces of the first MTJ structure and the second metal interconnection, and the first MTJ structure directly contacts the via.

    Resistive random access memory structure and fabricating method of the same

    公开(公告)号:US11665913B2

    公开(公告)日:2023-05-30

    申请号:US17541226

    申请日:2021-12-02

    CPC classification number: H10B63/30 H10N70/041 H10N70/066 H10N70/24 H10N70/826

    Abstract: A resistive random access memory (RRAM) structure includes a substrate. A transistor is disposed on the substrate. The transistor includes a gate structure, a source and a drain. A drain contact plug contacts the drain. A metal interlayer dielectric layer is disposed on the drain contact plug. An RRAM is disposed on the drain and within a first trench in the metal interlayer dielectric layer. The RRAM includes the drain contact plug, a metal oxide layer and a top electrode. The drain contact plug serves as a bottom electrode of the RRAM. The metal oxide layer contacts the drain contact plug. The top electrode contacts the metal oxide layer and a metal layer is disposed within the first trench.

Patent Agency Ranking