-
公开(公告)号:US11302798B2
公开(公告)日:2022-04-12
申请号:US16888138
申请日:2020-05-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Lin-Yu Huang , Chia-Hao Chang , Yu-Ming Lin , Ting-Ya Lo , Chi-Lin Teng , Hsin-Yen Huang , Hai-Ching Chen
IPC: H01L29/66 , H01L29/49 , H01L29/78 , H01L21/8234
Abstract: A method includes providing a structure having a gate stack; first gate spacers; a second gate spacer over one of the first gate spacers and having an upper portion over a lower portion; a dummy spacer; an etch stop layer; and a dummy cap. The method further includes removing the dummy cap, resulting in a first void above the gate stack and between the first gate spacers; removing the dummy spacer, resulting in a second void above the lower portion and between the etch stop layer and the upper portion; depositing a layer of a decomposable material into the first and the second voids; depositing a seal layer over the etch stop layer, the first and the second gate spacers, and the layer of the decomposable material; and removing the layer of the decomposable material, thereby reclaiming at least portions of the first and the second voids.
-
公开(公告)号:US20220028999A1
公开(公告)日:2022-01-27
申请号:US16935061
申请日:2020-07-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Hao Chang , Lin-Yu Huang , Sheng-Tsung Wang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L29/66 , H01L21/768 , H01L29/417 , H01L29/78
Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to one embodiment includes an active region including a channel region and a source/drain region adjacent the channel region, a gate structure over the channel region of the active region, a source/drain contact over the source/drain region, a dielectric feature over the gate structure and including a lower portion adjacent the gate structure and an upper portion away from the gate structure, and an air gap disposed between the gate structure and the source/drain contact. A first width of the upper portion of the dielectric feature along a first direction is greater than a second width of the lower portion of the dielectric feature along the first direction. The air gap is disposed below the upper portion of the dielectric feature.
-
公开(公告)号:US20220028743A1
公开(公告)日:2022-01-27
申请号:US16935830
申请日:2020-07-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Chi Chuang , Li-Zhen Yu , Yi-Hsun Chiu , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L21/8234 , H01L29/66 , H01L29/78
Abstract: Semiconductor device and the manufacturing method thereof are disclosed herein. An exemplary semiconductor device comprises a semiconductor fin disposed over a substrate; a metal gate structure disposed over a channel region of the semiconductor fin; a first interlayer dielectric (ILD) layer disposed over a source/drain (S/D) region next to the channel region of the semiconductor fin; and a first conductive feature including a first conductive portion disposed on the metal gate structure and a second conductive portion disposed on the first ILD layer, wherein a top surface of the first conductive portion is below a top surface of the second conductive portion, a first sidewall of the first conductive portion connects a lower portion of a first sidewall of the second conductive portion.
-
公开(公告)号:US20210408247A1
公开(公告)日:2021-12-30
申请号:US17091159
申请日:2020-11-06
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L29/417 , H01L23/528 , H01L29/06 , H01L29/423 , H01L29/78 , H01L29/786 , H01L21/02 , H01L29/66
Abstract: A device includes a device layer comprising a first transistor and a second transistor; a first interconnect structure on a front-side of the device layer; and a second interconnect structure on a backside of the device layer. The second interconnect structure comprising a first dielectric layer on the backside of the device layer, wherein a semiconductor material is disposed between the first dielectric layer and a first source/drain region of the first transistor; a contact extending through the first dielectric layer to a second source/drain region of the second transistor; and a first conductive line electrically connected to the second source/drain region of the second transistor through the contact.
-
公开(公告)号:US20210328032A1
公开(公告)日:2021-10-21
申请号:US16850267
申请日:2020-04-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Lin-Yu Huang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L29/417 , H01L29/49 , H01L29/78 , H01L21/321 , H01L21/285 , H01L29/66
Abstract: A semiconductor structure includes a metal gate structure (MG) formed over a substrate, a first gate spacer formed on a first sidewall of the MG, a second gate spacer formed on a second sidewall of the MG opposite to the first sidewall, where the second gate spacer is shorter than the first gate spacer, a source/drain (S/D) contact (MD) adjacent to the MG, where a sidewall of the MD is defined by the second gate spacer, and a contact feature configured to electrically connect the MG to the MD.
-
公开(公告)号:US11152475B2
公开(公告)日:2021-10-19
申请号:US16881481
申请日:2020-05-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L21/28 , H01L29/417 , H01L21/8234
Abstract: A method includes providing a structure having a substrate, a gate, a gate spacer, a dielectric gate cap, a source/drain (S/D) feature, a contact etch stop layer (CESL) covering a sidewall of the gate spacer and a top surface of the S/D feature, and an inter-level dielectric (ILD) layer. The method includes etching a contact hole through the ILD layer and through a portion of the CESL, the contact hole exposing the CESL covering the sidewalls of the gate spacer and exposing a top portion of the S/D feature. The method includes forming a silicide feature on the S/D feature and selectively depositing an inhibitor on the silicide feature. The inhibitor is not deposited on surfaces of the CESL other than at a corner area where the CESL and the silicide feature meet.
-
公开(公告)号:US20210280607A1
公开(公告)日:2021-09-09
申请号:US17328534
申请日:2021-05-24
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Liang CHEN , Cheng-Chi Chuang , Chih-Ming Lai , Chia-Tien Wu , Charles Chew-Yuen Young , Hui-Ting Yang , Jiann-Tyng Tzeng , Ru-Gun Liu , Wei-Cheng Lin , Lei-Chun Chou , Wei-An Lai
IPC: H01L27/118 , H01L27/092 , H01L23/522 , H01L21/8238 , H01L27/02
Abstract: The present disclosure describes an apparatus with a local interconnect structure. The apparatus can include a first transistor, a second transistor, a first interconnect structure, a second interconnect structure, and a third interconnect structure. The local interconnect structure can be coupled to gate terminals of the first and second transistors and routed at a same interconnect level as reference metal lines coupled to ground and a power supply voltage. The first interconnect structure can be coupled to a source/drain terminal of the first transistor and routed above the local interconnect structure. The second interconnect structure can be coupled to a source/drain terminal of the second transistor and routed above the local interconnect structure. The third interconnect structure can be routed above the local interconnect structure and at a same interconnect level as the first and second interconnect structures.
-
公开(公告)号:US11018157B2
公开(公告)日:2021-05-25
申请号:US16022821
申请日:2018-06-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Liang Chen , Cheng-Chi Chuang , Chih-Ming Lai , Chia-Tien Wu , Charles Chew-Yuen Young , Hui-Ting Yang , Jiann-Tyng Tzeng , Ru-Gun Liu , Wei-Cheng Lin , Lei-Chun Chou , Wei-An Lai
IPC: H01L27/118 , H01L27/092 , H01L23/522 , H01L21/8238 , H01L27/02 , H01L23/528 , H01L23/532
Abstract: The present disclosure describes an apparatus with a local interconnect structure. The apparatus can include a first transistor, a second transistor, a first interconnect structure, a second interconnect structure, and a third interconnect structure. The local interconnect structure can be coupled to gate terminals of the first and second transistors and routed at a same interconnect level as reference metal lines coupled to ground and a power supply voltage. The first interconnect structure can be coupled to a source/drain terminal of the first transistor and routed above the local interconnect structure. The second interconnect structure can be coupled to a source/drain terminal of the second transistor and routed above the local interconnect structure. The third interconnect structure can be routed above the local interconnect structure and at a same interconnect level as the first and second interconnect structures.
-
公开(公告)号:US20210134944A1
公开(公告)日:2021-05-06
申请号:US16916466
申请日:2020-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Chia-Hao Chang , Cheng-Chi Chuang , Chih-Hao Wang , Yu-Ming Lin
IPC: H01L29/06 , H01L27/118 , H01L27/092 , H01L21/8238
Abstract: In some embodiments, the present disclosure relates to an integrated chip including a first transistor and a second transistor arranged over a substrate. The first transistor includes first and second source/drain regions over the substrate and includes a first channel structure directly between the first and second source/drain regions. A first gate electrode is arranged over the first channel structure and is between first and second air spacer structures. The second transistor includes third and fourth source/drain regions over the substrate and includes a second channel structure directly between the third and fourth source/drain regions. A second gate electrode is arranged over the second channel structure and is between third and fourth air spacer structures. The integrated chip further includes a high-k dielectric spacer structure over a low-k dielectric fin structure between the first and second channel structures to separate the first and second gate electrodes.
-
公开(公告)号:US20210098364A1
公开(公告)日:2021-04-01
申请号:US16583697
申请日:2019-09-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L23/522 , H01L27/088 , H01L21/8234 , H01L21/768 , H01L23/528
Abstract: A semiconductor structure includes a metal gate structure (MG) disposed over a semiconductor substrate, gate spacers disposed on sidewalls of the MG, and a gate contact disposed on the MG. The semiconductor structure further includes an etch-stop layer (ESL) disposed on the gate spacers, and a source/drain (S/D) contact disposed adjacent to the age spacers, where a top portion of the S/D contact defined by the ESL is narrower than a bottom portion of the S/D contact defined by the gate spacers.
-
-
-
-
-
-
-
-
-