FLASH MEMORY DEVICE
    251.
    发明公开
    FLASH MEMORY DEVICE 审中-公开

    公开(公告)号:US20240045815A1

    公开(公告)日:2024-02-08

    申请号:US18365031

    申请日:2023-08-03

    Inventor: Jawad Benhammadi

    CPC classification number: G06F13/1668 G06F13/4063 G06F12/1063

    Abstract: A FLASH memory device includes a FLASH memory having an array of non-volatile memory cells and a volatile memory. A FLASH memory interface is arranged outside of the FLASH memory, and a first communication bus couples the FLASH memory interface to the array of memory cells. A second communication bus couples the FLASH memory interface to the volatile memory.

    Antenna package
    252.
    发明授权

    公开(公告)号:US11888208B2

    公开(公告)日:2024-01-30

    申请号:US17408982

    申请日:2021-08-23

    Inventor: Deborah Cogoni

    CPC classification number: H01Q1/12 H01Q1/38

    Abstract: An electronic device includes a first layer with an antenna and a second metal layer that extends over the entire first layer. The second metal layer includes at least one laterally-closed cavity that is located vertically above the antenna. The cavity is filled, at least in part, by a resin material. A first plate supporting a second metal plate extends over the cavity with the second metal plate positioned vertically above the antenna. The first metal plate may be supported by a ledge within the cavity. Alternatively, the second metal plate is embedded in the resin filling the cavity, with the second metal plate positioned vertically above the antenna.

    Overvoltage protection
    253.
    发明授权

    公开(公告)号:US11876366B2

    公开(公告)日:2024-01-16

    申请号:US18062980

    申请日:2022-12-07

    Inventor: Michel Bouche

    CPC classification number: H02H3/202 H02H3/021 H02H3/033 H02H3/20

    Abstract: An embodiment of the present disclosure relates to an electronic circuit including a first switch coupling a first node of the circuit to an input/output terminal of the circuit; a second switch coupling the first node to a second node of application of a fixed potential; and a high-pass filter having an input coupled to the terminal and an output coupled to a control terminal of the second switch.

    PROTECTION OF A DOMAIN OF AN INTEGRATED CIRCUIT AGAINST OVERVOLTAGES

    公开(公告)号:US20230154919A1

    公开(公告)日:2023-05-18

    申请号:US17969867

    申请日:2022-10-20

    CPC classification number: H01L27/0255 H01L27/0288 H01L27/0262

    Abstract: In embodiments, an integrated circuit is provided that includes an input/output cell having a first signal terminal and a second signal terminal connected to a domain and capable of withstanding a maximum voltage greater than the power supply voltage. The input/output cell further includes an array of N diodes coupled in series between the second signal terminal and a cold power supply point. The array has an overall threshold voltage greater than the maximum voltage. The integrated circuit further includes a control circuit connected between the first signal terminal and the array of diodes. The control circuit is configured, in the presence of a second voltage on the first signal terminal greater than the maximum voltage, to automatically and autonomously short-circuit at least one of the diodes in the array to limit the voltage on the second signal terminal to a third voltage less than the maximum voltage.

    PACKAGE FOR SEVERAL INTEGRATED CIRCUITS

    公开(公告)号:US20230069969A1

    公开(公告)日:2023-03-09

    申请号:US17903280

    申请日:2022-09-06

    Abstract: A package for integrated circuits includes a base substrate having a mounting face. A first electronic chip has a top face electrically connected to the mounting face and a bottom face mounted to the mounting face by an adhesive layer. A second electronic chip has a bottom face covered with a thermal interface layer and a top face electrically connected to the mounting face. A heat sink includes a first part embedded in the adhesive layer, a second part having a bottom face in contact with the layer of thermal interface material and a top face, and a connection part between the first part and the second part. A coating encapsulates the first and second electronic chips and the heat sink. The top face of the second part of the heat sink exposed from the encapsulating coating.

    ELECTRONIC DEVICE COMPRISING A PACKAGE PROVIDED WITH AN INTERCONNECTION STRUCTURE

    公开(公告)号:US20220415822A1

    公开(公告)日:2022-12-29

    申请号:US17847330

    申请日:2022-06-23

    Abstract: A support substrate has a mounting face and a connection face opposite to the mounting face. An electronic chip is mounted to the mounting face and a matrix of connectors is mounted to the connection face. The support substrate includes an interconnection structure formed by a pair of conductive interconnection tracks that electrically connect the electronic chip to the matrix of connectors and circulate differential signals. The two interconnection tracks of the pair of conductive interconnection tracks extend facing each other at different depths of the support substrate. An isolation structure in the support substrate laterally isolates the pair of conductive interconnection tracks. Isolation plates above and below the pair of conductive interconnection tracks provide further isolation.

Patent Agency Ranking