-
公开(公告)号:US20210242068A1
公开(公告)日:2021-08-05
申请号:US17234207
申请日:2021-04-19
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer and first single crystal transistors; a first metal layer interconnecting the first single crystal transistors; second transistors disposed atop of the first single crystal transistors; third transistors disposed atop of the second transistors; fourth transistors disposed atop of the third transistors; where the fourth transistors include replacement gates, being processed to replace a non-metal gate material with a metal based gate, and where a distance from at least one of the fourth transistors to at least one of the second transistors is less than 1 micron.
-
公开(公告)号:US11018133B2
公开(公告)日:2021-05-25
申请号:US16945796
申请日:2020-07-31
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L27/06 , G03F9/00 , H01L21/762 , H01L21/84 , H01L23/48 , H01L23/544 , H01L27/02 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11551 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/66 , H01L29/45 , H01L29/786 , H01L27/092 , H01L21/8238 , H01L29/812 , H01L29/423 , H01L29/732 , H01L29/808 , H01L21/768 , H01L21/822 , H01L23/367 , H01L23/522 , H01L23/528 , H01L23/532 , H01L23/00 , H01L21/268 , H01L27/088
Abstract: A 3D integrated circuit, the circuit including: a first wafer including a first crystalline substrate, a plurality of first transistors, and first copper interconnecting layers, where the first copper interconnecting layers at least interconnect the plurality of first transistors; and a second wafer including a second crystalline substrate, a plurality of second transistors, and second copper interconnecting layers, where the second copper interconnecting layers at least interconnect the plurality of second transistors; where the second wafer is bonded face-to-face on top of the first wafer, where the bonded includes copper to copper bonding; and where the second crystalline substrate has been thinned to a thickness of less than 5 micro-meters.
-
公开(公告)号:US11018042B1
公开(公告)日:2021-05-25
申请号:US17145296
申请日:2021-01-09
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16 , H01L23/367 , H01L25/065 , H01L25/00 , H01L23/00
Abstract: A 3D semiconductor device, the device including: a first single crystal layer including a plurality of first transistors and at least one metal layer, where the at least one metal layer interconnecting the first transistors; a plurality of first logic gates including the at least one metal layer interconnecting the first transistors; a plurality of second transistors atop the at least one metal layer; a plurality of third transistors atop the second transistors; a top metal layer atop the third transistors; and a memory array including wordlines, where the memory array includes at least four rows by four columns of memory mini arrays, where each of the mini arrays includes at least four rows by four columns of memory cells, and where each of the memory cells includes at least one of the second transistors or at least one of the third transistors.
-
公开(公告)号:US20210134642A1
公开(公告)日:2021-05-06
申请号:US17145296
申请日:2021-01-09
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A 3D semiconductor device, the device including: a first single crystal layer including a plurality of first transistors and at least one metal layer, where the at least one metal layer interconnecting the first transistors; a plurality of first logic gates including the at least one metal layer interconnecting the first transistors; a plurality of second transistors atop the at least one metal layer; a plurality of third transistors atop the second transistors; a top metal layer atop the third transistors; and a memory array including wordlines, where the memory array includes at least four rows by four columns of memory mini arrays, where each of the mini arrays includes at least four rows by four columns of memory cells, and where each of the memory cells includes at least one of the second transistors or at least one of the third transistors.
-
公开(公告)号:US20210125981A1
公开(公告)日:2021-04-29
申请号:US17026146
申请日:2020-09-18
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L27/06 , G03F9/00 , H01L21/762 , H01L21/84 , H01L23/48 , H01L23/544 , H01L27/02 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11551 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/66 , H01L29/45 , H01L29/786 , H01L27/092 , H01L21/8238 , H01L29/812 , H01L29/423 , H01L29/732 , H01L29/808 , H01L21/768 , H01L21/822 , H01L23/367 , H01L23/522 , H01L23/528 , H01L23/532
Abstract: A 3D device including: a first level including first single crystal transistors overlaid by a second level including second single crystal transistors; a third level including third single crystal transistors, the second level is overlaid by the third level; a fourth level including fourth single crystal transistors, the third level is overlaid by the fourth level; first bond regions including first oxide to oxide bonds, where the first bond regions are between the first level and the second level; second bond regions including second oxide to oxide bonds, where the second bond regions are between the second level and the third level; and third bond regions including third oxide to oxide bonds, where the third bond regions are between the third level and the fourth level, where the second level, third level, and fourth level each include one array of memory cells, and where the one array of memory cells is a DRAM type memory.
-
公开(公告)号:US10943934B2
公开(公告)日:2021-03-09
申请号:US17027217
申请日:2020-09-21
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Paul Lim
IPC: H01L27/146 , H01L31/0232 , H01L25/04 , H01L31/0368 , H01L31/102 , H01L27/28 , H01L27/12
Abstract: A multi-level semiconductor device, the device including: a first level including integrated circuits; a second level including an optical waveguide, where the second level is disposed above the first level, where the first level includes crystalline silicon; and an oxide layer disposed between the first level and the second level, where the second level is bonded to the oxide layer, and where the bonded includes oxide to oxide bonds.
-
公开(公告)号:US10896931B1
公开(公告)日:2021-01-19
申请号:US17013823
申请日:2020-09-07
Applicant: Monolithic 3D Inc.
Inventor: Deepak C. Sekar , Zvi Or-Bach
IPC: H01L21/00 , H01L27/24 , H01L21/683 , H01L21/762 , H01L21/822 , H01L21/84 , H01L27/06 , H01L27/108 , H01L27/11 , H01L27/11529 , H01L27/11551 , H01L27/11578 , H01L27/12 , H01L29/78 , H01L29/423 , H01L27/22 , H01L21/268 , H01L27/105 , H01L27/11526 , H01L27/11573 , H01L45/00
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer and first transistors, where the first transistors each include a single crystal channel; first metal layers interconnecting at least the first transistors; and a second level including a second single crystal layer and second transistors, where the second level overlays the first level, where the second transistors are horizontally oriented and each include at least two side gates, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
-
公开(公告)号:US20210005762A1
公开(公告)日:2021-01-07
申请号:US17027217
申请日:2020-09-21
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Paul Lim
IPC: H01L31/0232 , H01L31/102 , H01L31/0368 , H01L25/04
Abstract: A multi-level semiconductor device, the device including: a first level including integrated circuits; a second level including an optical waveguide, where the second level is disposed above the first level, where the first level includes crystalline silicon; and an oxide layer disposed between the first level and the second level, where the second level is bonded to the oxide layer, and where the bonded includes oxide to oxide bonds.
-
公开(公告)号:US10679977B2
公开(公告)日:2020-06-09
申请号:US15920499
申请日:2018-03-14
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar
IPC: H01L27/146 , H01L25/16 , H01L21/762 , H01L23/00 , H01L21/8238 , H01L21/84 , H01L33/38 , H01L25/075 , H01L27/12 , H01L27/28 , H01L33/32 , H01L33/06 , H01L33/00 , H01L33/30 , H01L27/15
Abstract: A 3D micro display, the micro display including: a first single crystal layer including at least one LED driving circuit; and a second single crystal layer including a plurality of light emitting diodes (LEDs), where the second single crystal layer overlays the first single crystal layer, where the second single crystal layer includes at least ten first LED pixels, and where the second single crystal layer and the first single crystal layer are separated by a vertical distance of less than ten microns.
-
公开(公告)号:US20190363179A1
公开(公告)日:2019-11-28
申请号:US16536606
申请日:2019-08-09
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L29/66 , H01L27/088 , H01L23/48 , H01L23/34 , H01L23/50 , H01L27/06 , H01L27/02 , H01L29/78 , H01L27/108 , H01L27/11526 , H01L27/11551 , H01L27/11573 , H01L23/544 , H01L21/74 , H01L29/10 , H01L29/808 , H01L29/732 , H01L27/118 , H01L27/11578
Abstract: A 3D semiconductor device, the device including: a first level including single crystal first transistors, where the first level is overlaid by a first isolation layer; a second level including single crystal second transistors, where the first isolation layer is overlaid by the second level, and where the second level is overlaid by a second isolation layer; a third level including single crystal third transistors, where the second isolation layer is overlaid by the third level, where the third level is overlaid by a third isolation layer, and where the first isolation layer and the second isolation layer are separated by a distance of less than four microns.
-
-
-
-
-
-
-
-
-