Phase Digitizing Apparatus and Method Thereof
    21.
    发明申请
    Phase Digitizing Apparatus and Method Thereof 有权
    相数字化装置及其方法

    公开(公告)号:US20110187567A1

    公开(公告)日:2011-08-04

    申请号:US12956071

    申请日:2010-11-30

    IPC分类号: H03M1/12

    CPC分类号: H03M1/12

    摘要: A phase digitizing apparatus for generating a corresponding digital value in response to a phase of an input signal is provided. The phase digitizing apparatus includes a coarse phase generator, for generating a coarse phase code according to the phase of the input signal and a first time unit; a fine phase code generator, for generating a fine phase code according to the phase of the input signal and a second time unit; and a calculating unit, for generating the digital value according to the coarse phase code and the fine phase code; wherein the first time unit is greater than the second time unit.

    摘要翻译: 提供一种相位数字化装置,用于响应于输入信号的相位产生相应的数字值。 相位数字化装置包括粗略相位发生器,用于根据输入信号的相位和第一时间单位产生粗略相位代码; 精细相位代码发生器,用于根据输入信号的相位和第二时间单位产生精细相位代码; 以及计算单元,用于根据粗相位代码和精细相位码产生数字值; 其中所述第一时间单位大于所述第二时间单位。

    Delay Locked Loop and Associated Method
    22.
    发明申请
    Delay Locked Loop and Associated Method 有权
    延迟锁定环路和相关方法

    公开(公告)号:US20110128057A1

    公开(公告)日:2011-06-02

    申请号:US12956138

    申请日:2010-11-30

    IPC分类号: H03L7/06

    CPC分类号: H03L7/0814 H03L7/0805

    摘要: A delay locked loop includes a pulse generator, a delay unit, a phase detector and a control unit. The pulse generator generates a pulse signal and a determination signal according to an input clock signal. The delay unit delays the pulse signal according to a digital control signal to generate a delayed pulse signal. The phase detector detects a time delay of the delayed pulse signal according to the determination signal to generate a detection result. The control unit generates a digital control signal according to the detection result to control the delayed pulse signal by a delay amount.

    摘要翻译: 延迟锁定环包括脉冲发生器,延迟单元,相位检测器和控制单元。 脉冲发生器根据输入时钟信号产生脉冲信号和确定信号。 延迟单元根据数字控制信号延迟脉冲信号以产生延迟的脉冲信号。 相位检测器根据确定信号检测延迟的脉冲信号的时间延迟,以产生检测结果。 控制单元根据检测结果生成数字控制信号,以将延迟的脉冲信号控制一个延迟量。

    CHARACTER RENDERING SYSTEM
    23.
    发明申请
    CHARACTER RENDERING SYSTEM 审中-公开
    字符渲染系统

    公开(公告)号:US20090237406A1

    公开(公告)日:2009-09-24

    申请号:US12052736

    申请日:2008-03-21

    IPC分类号: G06T11/00

    CPC分类号: G06T11/203 G06T11/40

    摘要: To facilitate a low-power/power-aware, high-speed, and high-quality/quality-adaptive character rendering process, a character rendering system including a memory, a cache unit, a Bezier curve parallel decomposition module, a transfer controller, a parallel anti-aliasing module, a buffer, and a scan conversion unit is disclosed. The cache unit stores a plurality of Bezier curve key points corresponding to frequently used characters. The Bezier curve parallel decomposition module performs parallel decomposing processes on the Bezier curves of the Bezier curve key points corresponding to a character for generating a plurality of segments. The parallel anti-aliasing module performs parallel anti-aliasing processes on data of the segments transferred by the transfer controller for generating edge pixel data. The edge pixel data are transferred to the scan conversion unit via the memory or the buffer. The scan conversion unit performs a scan conversion process on the edge pixel data for generating image data of the character.

    摘要翻译: 为了促进低功率/功率感知,高速和高质量/质量自适应的字符渲染过程,字符渲染系统包括存储器,高速缓存单元,贝塞尔曲线并行分解模块,传输控制器, 公开了一种并行抗混叠模块,缓冲器和扫描转换单元。 高速缓存单元存储对应于经常使用的字符的多个贝塞尔曲线关键点。 贝塞尔曲线并行分解模块在与生成多个段的字符相对应的贝塞尔曲线关键点的贝塞尔曲线上执行并行分解处理。 并行抗锯齿模块对由转移控制器传送的段的数据执行并行抗混叠处理,以生成边缘像素数据。 边缘像素数据经由存储器或缓冲器传送到扫描转换单元。 扫描转换单元对用于生成字符的图像数据的边缘像素数据执行扫描转换处理。

    MOTION COMPENSATION METHOD AND INTEGRATED CIRCUIT UTILIZING THE SAME
    24.
    发明申请
    MOTION COMPENSATION METHOD AND INTEGRATED CIRCUIT UTILIZING THE SAME 有权
    运动补偿方法和使用该方法的集成电路

    公开(公告)号:US20090135909A1

    公开(公告)日:2009-05-28

    申请号:US12104583

    申请日:2008-04-17

    IPC分类号: H04N7/26

    CPC分类号: H04N19/55 H04N19/51 H04N19/61

    摘要: An integrated circuit capable of motion compensation and a method thereof is disclosed. The integrated circuit comprises a partition unit and a motion compensation unit. The partition unit receives a video block having a predetermined block dimension, and partitions the video block into sub-blocks with a sub-block dimension less than the predetermined block dimension when the video block is on a frame boundary of a video frame. The motion compensation unit, coupled to the partition unit, performs motion compensation on the sub-blocks.

    摘要翻译: 公开了一种能够进行运动补偿的集成电路及其方法。 集成电路包括分区单元和运动补偿单元。 分割单元接收具有预定块尺寸的视频块,并且当视频块在视频帧的帧边界上时,将视频块分割成子块尺寸小于预定块尺寸的子块。 耦合到分割单元的运动补偿单元对子块执行运动补偿。

    Video decoding apparatus and method for selectively bypassing processing of residual values and/or buffering of processed residual values
    25.
    发明授权
    Video decoding apparatus and method for selectively bypassing processing of residual values and/or buffering of processed residual values 有权
    视频解码装置和方法,用于选择性地旁路处理剩余值和/或缓冲处理的残差值

    公开(公告)号:US09338458B2

    公开(公告)日:2016-05-10

    申请号:US13216273

    申请日:2011-08-24

    摘要: An exemplary video decoding apparatus includes a first decoding unit configured for decoding a first encoded block to generate first residual values, a first detecting unit configured for detecting whether all of the first residual values have a same first value, a first processing circuit configured for processing the first residual values to generate first processed residual values, and a second processing circuit configured for generating a decoded block corresponding to the first encoded block. When all of the first residual values have the same first value, the first detecting unit controls the second processing circuit to generate the decoded block without referring to the first processed residual values.

    摘要翻译: 示例性视频解码装置包括:第一解码单元,被配置为对第一编码块进行解码以产生第一残差值;第一检测单元,被配置为检测所有第一残差值是否都具有相同的第一值;第一处理电路, 产生第一处理残差的第一残差值,以及被配置为产生与第一编码块对应的解码块的第二处理电路。 当所有第一残差值都具有相同的第一值时,第一检测单元控制第二处理电路以生成解码块而不参照第一处理残差值。

    VIDEO DECODING SYSTEM AND METHOD THEREOF
    27.
    发明申请
    VIDEO DECODING SYSTEM AND METHOD THEREOF 审中-公开
    视频解码系统及其方法

    公开(公告)号:US20100046629A1

    公开(公告)日:2010-02-25

    申请号:US12193760

    申请日:2008-08-19

    IPC分类号: H04N11/02 G06K9/46

    摘要: A video decoding method includes: (a) computing location relations between an original frame and a resized frame to which the frame is to be scaled; (b) mapping a location of a data unit of the original frame to a location of a corresponding data unit of the resized frame according to the location relations; and (c) scaling the data unit of the original frame to the corresponding data unit of the resized frame.

    摘要翻译: 视频解码方法包括:(a)计算原始帧与要缩放帧的调整大小的帧之间的位置关系; (b)根据位置关系将原始帧的数据单元的位置映射到调整大小的帧的相应数据单元的位置; 和(c)将原始帧的数据单元缩放到调整大小的帧的相应数据单元。

    Delay locked loop and associated method
    29.
    发明授权
    Delay locked loop and associated method 有权
    延迟锁定环路和相关方法

    公开(公告)号:US08456209B2

    公开(公告)日:2013-06-04

    申请号:US12956138

    申请日:2010-11-30

    IPC分类号: H03L7/06

    CPC分类号: H03L7/0814 H03L7/0805

    摘要: A delay locked loop includes a pulse generator, a delay unit, a phase detector and a control unit. The pulse generator generates a pulse signal and a determination signal according to an input clock signal. The delay unit delays the pulse signal according to a digital control signal to generate a delayed pulse signal. The phase detector detects a time delay of the delayed pulse signal according to the determination signal to generate a detection result. The control unit generates a digital control signal according to the detection result to control the delayed pulse signal by a delay amount.

    摘要翻译: 延迟锁定环包括脉冲发生器,延迟单元,相位检测器和控制单元。 脉冲发生器根据输入时钟信号产生脉冲信号和确定信号。 延迟单元根据数字控制信号延迟脉冲信号以产生延迟的脉冲信号。 相位检测器根据确定信号检测延迟的脉冲信号的时间延迟,以产生检测结果。 控制单元根据检测结果生成数字控制信号,以将延迟的脉冲信号控制一个延迟量。

    Motion compensation method and integrated circuit utilizing the same
    30.
    发明授权
    Motion compensation method and integrated circuit utilizing the same 有权
    运动补偿方法和利用其的集成电路

    公开(公告)号:US08345763B2

    公开(公告)日:2013-01-01

    申请号:US12104583

    申请日:2008-04-17

    IPC分类号: H04N7/12

    CPC分类号: H04N19/55 H04N19/51 H04N19/61

    摘要: An integrated circuit capable of motion compensation and a method thereof. The integrated circuit includes a partition unit and a motion compensation unit. The partition unit receives a video block having a predetermined block dimension, and partitions the video block into sub-blocks with a sub-block dimension less than the predetermined block dimension when the video block is on a frame boundary of a video frame. The motion compensation unit, coupled to the partition unit, performs motion compensation on the sub-blocks.

    摘要翻译: 一种能够进行运动补偿的集成电路及其方法。 集成电路包括分区单元和运动补偿单元。 分割单元接收具有预定块尺寸的视频块,并且当视频块在视频帧的帧边界上时,将视频块分割成子块尺寸小于预定块尺寸的子块。 耦合到分割单元的运动补偿单元对子块执行运动补偿。