Through silicon via repair circuit of semiconductor device
    21.
    发明授权
    Through silicon via repair circuit of semiconductor device 有权
    通过半导体器件的硅经修复电路

    公开(公告)号:US09136843B2

    公开(公告)日:2015-09-15

    申请号:US14447531

    申请日:2014-07-30

    Abstract: TSV repair circuit of a semiconductor device includes a first chip, a second chip, at least two TSV, at least two data path circuits and an output logic circuit. Each data path circuit comprises an input driving circuit, a TSV detection circuit, a memory device, a protection circuit and a power control circuit. The TSV detection circuit detects a TSV status, the memory device keeps the TSV status, the protection circuit determines whether to pull a first end of the TSV to a ground voltage according to the TSV status, and the power control circuit prevents a leakage current of a power voltage from flowing through a substrate.

    Abstract translation: 半导体器件的TSV修复电路包括第一芯片,第二芯片,至少两个TSV,至少两个数据路径电路和输出逻辑电路。 每个数据路径电路包括输入驱动电路,TSV检测电路,存储器件,保护电路和功率控制电路。 TSV检测电路检测TSV状态,存储器件保持TSV状态,保护电路根据TSV状态确定是否将TSV的第一端拉至接地电压,并且功率控制电路防止漏电流 来自基板的电源电压。

    Readout circuit for sensor and readout method thereof

    公开(公告)号:US10914618B2

    公开(公告)日:2021-02-09

    申请号:US15851609

    申请日:2017-12-21

    Abstract: A readout circuit for a sensor and a readout method thereof are provided. The readout circuit includes a reference circuit, a compensated circuit, and a signal processing circuit. The reference circuit provides a direct current (DC) signal. The compensated circuit is coupled to the reference circuit. The compensated circuit obtains an analog sensing signal of the sensor, obtains the DC signal from the reference circuit, and provides a compensated signal according to the analog sensing signal and the DC signal. The signal processing circuit is coupled to the compensated circuit. The signal processing circuit processes the compensated signal to convert the compensated signal into a digital sensing signal. The compensated circuit subtracts the DC signal from the analog sensing signal to provide the compensated signal.

    NEURAL CIRCUIT
    25.
    发明申请

    公开(公告)号:US20210004678A1

    公开(公告)日:2021-01-07

    申请号:US16846427

    申请日:2020-04-13

    Abstract: A neural circuit is provided. The neural circuit includes a neural array. The neural array includes a plurality of semiconductor components. Each of the semiconductor components stores a weighting value to generate a corresponding output current or a corresponding equivalent resistance. The neural array receives a plurality of input signals to control the semiconductor components in the neural array and respectively generates the output currents or changes the equivalent resistances. Since the semiconductor components are coupled to each other, output of the neural array may generate a summation current or a summation equivalent resistance related to the input signals and a weighting condition, so that a computing result exhibits high performance.

    Configurable logic block and operation method thereof
    26.
    发明授权
    Configurable logic block and operation method thereof 有权
    可配置的逻辑块及其操作方法

    公开(公告)号:US08872543B2

    公开(公告)日:2014-10-28

    申请号:US13872168

    申请日:2013-04-29

    CPC classification number: H03K19/1776

    Abstract: A configurable logic block (CLB) and an operation method of the CLB are provided. The CLB includes memory units and a selecting circuit. The memory unit includes a first resistive non-volatile memory (RNVM) element and a second RNVM element. Top electrodes (TEs) of the first and second RNVM elements are coupled to an output terminal of the memory unit. Bottom electrodes (BEs) of the first and second RNVM elements are respectively coupled to a first bias terminal and a second bias terminal of the memory unit. The selecting circuit selects one of the memory units according to an input logic value and determines an output logic value of the CLB according to an output logic value of the selected memory unit.

    Abstract translation: 提供了可配置逻辑块(CLB)和CLB的操作方法。 CLB包括存储单元和选择电路。 存储单元包括第一电阻性非易失性存储器(RNVM)元件和第二RNVM元件。 第一和第二RNVM元件的顶部电极(TE)耦合到存储器单元的输出端子。 第一和第二RNVM元件的底部电极(BE)分别耦合到存储器单元的第一偏置端子和第二偏置端子。 选择电路根据输入逻辑值选择一个存储器单元,并根据所选存储器单元的输出逻辑值确定CLB的输出逻辑值。

    CONFIGURABLE LOGIC BLOCK AND OPERATION METHOD THEREOF
    27.
    发明申请
    CONFIGURABLE LOGIC BLOCK AND OPERATION METHOD THEREOF 有权
    可配置的逻辑块及其操作方法

    公开(公告)号:US20140210514A1

    公开(公告)日:2014-07-31

    申请号:US13872168

    申请日:2013-04-29

    CPC classification number: H03K19/1776

    Abstract: A configurable logic block (CLB) and an operation method of the CLB are provided. The CLB includes memory units and a selecting circuit. The memory unit includes a first resistive non-volatile memory (RNVM) element and a second RNVM element. Top electrodes (TEs) of the first and second RNVM elements are coupled to an output terminal of the memory unit. Bottom electrodes (BEs) of the first and second RNVM elements are respectively coupled to a first bias terminal and a second bias terminal of the memory unit. The selecting circuit selects one of the memory units according to an input logic value and determines an output logic value of the CLB according to an output logic value of the selected memory unit.

    Abstract translation: 提供了可配置逻辑块(CLB)和CLB的操作方法。 CLB包括存储单元和选择电路。 存储单元包括第一电阻性非易失性存储器(RNVM)元件和第二RNVM元件。 第一和第二RNVM元件的顶部电极(TE)耦合到存储器单元的输出端子。 第一和第二RNVM元件的底部电极(BE)分别耦合到存储器单元的第一偏置端子和第二偏置端子。 选择电路根据输入逻辑值选择一个存储器单元,并根据所选存储器单元的输出逻辑值确定CLB的输出逻辑值。

Patent Agency Ranking