Work function control in gate structures

    公开(公告)号:US11444198B2

    公开(公告)日:2022-09-13

    申请号:US16887203

    申请日:2020-05-29

    Abstract: A semiconductor device with different gate structure configurations and a method of fabricating the same are disclosed. The semiconductor device includes a fin structure disposed on a substrate, a nanostructured channel region disposed on the fin structure, and a gate-all-around (GAA) structure surrounding the nanostructured channel region. The GAA structure includes a high-K (HK) gate dielectric layer with a metal doped region having dopants of a first metallic material, a p-type work function metal (pWFM) layer disposed on the HK gate dielectric layer, a bimetallic nitride layer interposed between the HK gate dielectric layer and the pWFM layer, an n-type work function metal (nWFM) layer disposed on the pWFM layer, and a gate metal fill layer disposed on the nWFM layer. The pWFM layer includes a second metallic material and the bimetallic nitride layer includes the first and second metallic materials.

    SEMICONDUCTOR DEVICE AND METHOD
    23.
    发明公开

    公开(公告)号:US20240170536A1

    公开(公告)日:2024-05-23

    申请号:US18425895

    申请日:2024-01-29

    CPC classification number: H01L29/0673 H01L21/02631

    Abstract: A method of forming semiconductor devices having improved work function layers and semiconductor devices formed by the same are disclosed. In an embodiment, a method includes depositing a gate dielectric layer on a channel region over a semiconductor substrate; depositing a first p-type work function metal on the gate dielectric layer; performing an oxygen treatment on the first p-type work function metal; and after performing the oxygen treatment, depositing a second p-type work function metal on the first p-type work function metal.

    Semiconductor device and method
    24.
    发明授权

    公开(公告)号:US11923414B2

    公开(公告)日:2024-03-05

    申请号:US17841217

    申请日:2022-06-15

    CPC classification number: H01L29/0673 H01L21/02631

    Abstract: A method of forming semiconductor devices having improved work function layers and semiconductor devices formed by the same are disclosed. In an embodiment, a method includes depositing a gate dielectric layer on a channel region over a semiconductor substrate; depositing a first p-type work function metal on the gate dielectric layer; performing an oxygen treatment on the first p-type work function metal; and after performing the oxygen treatment, depositing a second p-type work function metal on the first p-type work function metal.

    Transistor Gates and Methods of Forming

    公开(公告)号:US20220238681A1

    公开(公告)日:2022-07-28

    申请号:US17717382

    申请日:2022-04-11

    Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric disposed around the first nanostructure; a second high-k gate dielectric being disposed around the second nanostructure; and a gate electrode over the first high-k gate dielectric and the second high-k gate dielectric. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises a first portion of a p-type work function metal filling an area between the first high-k gate dielectric and the second high-k gate dielectric.

    Semiconductor Device and Method
    27.
    发明申请

    公开(公告)号:US20220231124A1

    公开(公告)日:2022-07-21

    申请号:US17198650

    申请日:2021-03-11

    Abstract: A method of forming semiconductor devices having improved work function layers and semiconductor devices formed by the same are disclosed. In an embodiment, a method includes depositing a gate dielectric layer on a channel region over a semiconductor substrate; depositing a first p-type work function metal on the gate dielectric layer; performing an oxygen treatment on the first p-type work function metal; and after performing the oxygen treatment, depositing a second p-type work function metal on the first p-type work function metal.

Patent Agency Ranking