-
公开(公告)号:US10431499B2
公开(公告)日:2019-10-01
申请号:US16134650
申请日:2018-09-18
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Guowei Xu , Hui Zang , Haiting Wang , Yue Zhong
IPC: H01L21/8238 , H01L21/8234 , H01L27/02 , H01L27/088 , H01L21/311 , H01L29/66 , H01L21/3213 , H01L21/3105 , H01L21/02 , H01L21/027
Abstract: One illustrative integrated circuit product disclosed herein includes a first final gate structure for a first transistor device, a second final gate structure for a second transistor device, the first and second transistors having a gate width direction and a gate length direction that is substantially normal to the gate width direction, and an insulating gate separation structure positioned between the first and second final gate structures, the insulating gate separation structure comprising an upper portion and a lower portion, the lower portion having a first lateral width in the gate width direction that is substantially uniform throughout a vertical height of the lower portion, the upper portion having a substantially uniform second lateral width in the gate width direction that is substantially uniform throughout a vertical height of the upper portion, wherein the second lateral width is less than the first lateral width.
-
公开(公告)号:US10410933B2
公开(公告)日:2019-09-10
申请号:US15602225
申请日:2017-05-23
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Chanro Park , Min Gyu Sung , Hoon Kim , Hui Zang , Guowei Xu
IPC: H01L21/3213 , H01L21/8238 , H01L29/775 , H01L29/66 , H01L27/092 , H01L29/78 , B82Y10/00 , H01L29/40 , H01L29/423 , H01L29/06 , H01L21/02
Abstract: This disclosure relates to a method of replacement metal gate patterning for nanosheet devices including: forming a first and a second nanosheet stack on a substrate, the first and the second nanosheet stacks being adjacent to each other and each including vertically adjacent nanosheets separated by a distance; depositing a first metal surrounding the first nanosheet stack and a second portion of the first metal surrounding the second nanosheet stack; forming an isolation region between the first nanosheet stack and the second nanosheet stack; removing the second portion of the first metal surrounding the second nanosheet stack with an etching process, the isolation region preventing the etching process from reaching the first portion of the first metal and thereby preventing removal of the first portion of the first metal; and depositing a second metal surrounding each of the nanosheets of the second nanosheet stack.
-
公开(公告)号:US20190244865A1
公开(公告)日:2019-08-08
申请号:US16134650
申请日:2018-09-18
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Guowei Xu , Hui Zang , Haiting Wang , Yue Zhong
IPC: H01L21/8234 , H01L21/3213 , H01L27/02 , H01L27/088 , H01L21/311 , H01L29/66 , H01L21/3105 , H01L21/02 , H01L21/027
CPC classification number: H01L21/823437 , H01L21/02164 , H01L21/0217 , H01L21/0228 , H01L21/0274 , H01L21/31053 , H01L21/31111 , H01L21/31144 , H01L21/32133 , H01L21/32139 , H01L21/823431 , H01L21/823481 , H01L27/0207 , H01L27/0886 , H01L29/66545
Abstract: One illustrative integrated circuit product disclosed herein includes a first final gate structure for a first transistor device, a second final gate structure for a second transistor device, the first and second transistors having a gate width direction and a gate length direction that is substantially normal to the gate width direction, and an insulating gate separation structure positioned between the first and second final gate structures, the insulating gate separation structure comprising an upper portion and a lower portion, the lower portion having a first lateral width in the gate width direction that is substantially uniform throughout a vertical height of the lower portion, the upper portion having a substantially uniform second lateral width in the gate width direction that is substantially uniform throughout a vertical height of the upper portion, wherein the second lateral width is less than the first lateral width.
-
公开(公告)号:US10068902B1
公开(公告)日:2018-09-04
申请号:US15715220
申请日:2017-09-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Yanping Shen , Hui Zang , Hsien-Ching Lo , Yongjun Shi , Randy W. Mann , Yi Qi , Guowei Xu , Wei Hong , Jerome Ciavatti , Jae Gon Lee
IPC: H01L27/088 , H01L21/8234 , H01L27/11 , H01L29/06 , H01L29/66
Abstract: Disclosed is a method of forming an integrated circuit (IC) structure with multiple non-planar transistors having different effective channel widths. In the method, sacrificial gates are removed from partially completed transistors, creating gate openings that expose sections of semiconductor fins between source/drain regions. Prior to forming replacement metal gates in the gate openings, additional process steps are performed so that, in the resulting IC structure, some transistors have different channel region heights and, thereby different effective channel widths, than others. These steps can include forming isolation regions in the bottoms of some gate openings. Additionally or alternatively, these steps can include filling some gate openings with a sacrificial material, recessing the sacrificial material to expose fin tops within those gate openings, either recessing the fin tops or forming isolation regions in the fin tops, and removing the sacrificial material. Also disclosed is an IC structure formed according to the method.
-
-
-