Method for providing an NMOS device and a PMOS device on a silicon substrate and silicon substrate comprising an NMOS device and a PMOS device
    31.
    发明授权
    Method for providing an NMOS device and a PMOS device on a silicon substrate and silicon substrate comprising an NMOS device and a PMOS device 有权
    一种用于在硅衬底和包括NMOS器件和PMOS器件的硅衬底上提供NMOS器件和PMOS器件的方法

    公开(公告)号:US09502415B2

    公开(公告)日:2016-11-22

    申请号:US14808459

    申请日:2015-07-24

    Applicant: IMEC VZW

    Abstract: The disclosed technology generally relates to complementary metal-oxide-silicon (CMOS) devices, and more particularly to an n-channel metal-oxide-silicon (nMOS) device and a p-channel metal-oxide-silicon (pMOS) device that are under different types of strains. In one aspect, a method comprises providing trenches in a dielectric layer on a semiconductor substrate, where at least a first trench defines an nMOS region and a second trench defines a pMOS region, and where the trenches extend through the dielectric layer and abut a surface of the substrate. The method additionally includes growing a first seed layer in the first trench on the surface and growing a common strain-relaxed buffer layer in the first trench and the second trench, where the common strain-relaxed buffer layer comprises silicon germanium (SiGe). The method further includes growing a common channel layer comprising germanium (Ge) in the first and second trenches and on the common strain-relaxed buffer layer. The properties of the first seed layer and the common strained relaxed buffer layer are predetermined such that the common channel layer is under a tensile strain or is unstrained in the nMOS region and is under a compressive strain in the pMOS region. Aspects also include devices formed using the method.

    Abstract translation: 所公开的技术通常涉及互补金属氧化物 - 硅(CMOS)器件,更具体地涉及n沟道金属氧化物硅(nMOS)器件和p沟道金属氧化物(pMOS)器件,其是 在不同类型的菌株下。 在一个方面,一种方法包括在半导体衬底上的电介质层中提供沟槽,其中至少第一沟槽限定nMOS区域,并且第二沟槽限定pMOS区域,并且其中沟槽延伸穿过介电层并邻接表面 的基底。 该方法还包括在表面上的第一沟槽中生长第一籽晶层,并在第一沟槽和第二沟槽中生长共同的应变松弛缓冲层,其中常见的应变松弛缓冲层包括硅锗(SiGe)。 该方法还包括在第一和第二沟槽中以及共同的应变松弛缓冲层上生长包括锗(Ge)的公共沟道层。 第一种子层和公共应变松弛缓冲层的性质是预定的,使得公共沟道层处于拉伸应变或在nMOS区域中不受约束,并且在pMOS区域中具有压缩应变。 方面还包括使用该方法形成的装置。

    Contact Formation in Ge-Containing Semiconductor Devices
    32.
    发明申请
    Contact Formation in Ge-Containing Semiconductor Devices 有权
    含锗半导体器件中的触点形成

    公开(公告)号:US20150228502A1

    公开(公告)日:2015-08-13

    申请号:US14620766

    申请日:2015-02-12

    Applicant: IMEC VZW

    Abstract: A process for creating a contact on a Ge-containing contact region of a semiconductor structure, said process comprising the steps of: providing said semiconductor structure comprising: (i) a Ge-containing contact region, (ii) optionally, a SiO2 layer coating said Ge-containing contact region, (iii) a Si3N4 layer coating said SiO2 layer if present or said Ge-containing contact region; etching selectively the Si3N4 layer by means of an inductively coupled plasma, thereby exposing the underlying SiO2 layer if present or the Ge-containing contact region; etching selectively the SiO2 layer if present, thereby exposing the SiGe:B contact region; and creating said contact on said Ge-containing contact region.

    Abstract translation: 一种用于在半导体结构的含锗接触区域上形成接触的方法,所述方法包括以下步骤:提供所述半导体结构,包括:(i)含Ge接触区域,(ii)任选的SiO 2层涂层 所述含Ge接触区域,(iii)涂覆所述SiO 2层(如果存在)或所述含Ge接触区域的Si 3 N 4层; 通过电感耦合等离子体选择性地蚀刻Si 3 N 4层,从而暴露下面的SiO 2层(如果存在)或含Ge接触区域; 选择性地蚀刻SiO 2层(如果存在),从而暴露SiGe:B接触区域; 以及在所述含Ge接触区域上产生所述接触。

Patent Agency Ranking