Semiconductor apparatus for transmitting and receiving signals among a plurality of chips
    31.
    发明授权
    Semiconductor apparatus for transmitting and receiving signals among a plurality of chips 有权
    半导体装置,用于在多个芯片之间发送和接收信号

    公开(公告)号:US09257975B2

    公开(公告)日:2016-02-09

    申请号:US13445761

    申请日:2012-04-12

    CPC classification number: H03K5/06 G06F1/12 H03K5/08

    Abstract: A semiconductor apparatus is provided. The apparatus includes a transmission control unit configured to generate, in response to a received pulse signal having a first pulse width, transmission control signals with a second pulse width larger than the first pulse width and synchronization control signals with a third pulse width larger than the second pulse width. The apparatus also includes a reception control unit configured to generate reception control signals in response to the synchronization control signals.

    Abstract translation: 提供一种半导体装置。 该装置包括:传输控制单元,被配置为响应于具有第一脉冲宽度的接收脉冲信号,生成具有大于第一脉冲宽度的第二脉冲宽度的传输控制信号和具有大于第一脉冲宽度的第三脉冲宽度的同步控制信号 第二脉冲宽度。 该装置还包括:接收控制单元,被配置为响应于同步控制信号产生接收控制信号。

    Semiconductor apparatus
    32.
    发明授权
    Semiconductor apparatus 有权
    半导体装置

    公开(公告)号:US09252129B2

    公开(公告)日:2016-02-02

    申请号:US13602257

    申请日:2012-09-03

    Abstract: A semiconductor apparatus includes: a slave chip including a signal transfer unit configured to determine whether or not to transfer an input signal in response to a chip select signal; a master chip including a replica circuit unit having the same configuration as the signal transfer unit and a signal output unit configured to receive an output signal of the signal transfer unit and an output signal of the replica circuit unit and generate an output signal in response to the control signal; a first through-chip via vertically formed through the slave chip, and having one end connected to the master chip to receive the input signal and the other end connected to the signal transfer unit; and a second through-chip via vertically formed through the slave chip, and having one end connected to the signal transfer unit and the other end connected to the signal output unit.

    Abstract translation: 半导体装置包括:从芯片,包括信号传送单元,配置为响应于芯片选择信号确定是否传送输入信号; 包括具有与信号传送单元相同配置的复制电路单元的主芯片和被配置为接收信号传送单元的输出信号和复制电路单元的输出信号的信号输出单元,并响应于 控制信号; 通过垂直形成的从芯片的第一通芯片,并且一端连接到主芯片以接收输入信号,另一端连接到信号传送单元; 以及通过垂直形成的从芯片的第二通芯片,并且其一端连接到信号传送单元,另一端连接到信号输出单元。

    SEMICONDUCTOR APPARATUS
    33.
    发明申请

    公开(公告)号:US20120154008A1

    公开(公告)日:2012-06-21

    申请号:US13162702

    申请日:2011-06-17

    CPC classification number: G06F13/4247

    Abstract: A semiconductor apparatus may include a master chip, first to nth slave chips, first to nth slave chip ID generating units, and a master chip ID generating unit. The first to nth slave chip ID generating units are disposed respectively in the first to nth slave chips and connected in series to each other. Each of the first to nth slave chip ID generating units is configured to add a predetermined code value to an mth operation code to generate an (m+1)th operation code. The master chip ID generating unit is disposed in the master chip to generate a variable first operation code in response to a select signal. Here, ‘n’ is an integer that is equal to or greater than 2, and ‘m’ is an integer that is equal to or greater than 1 and equal to or smaller than ‘n’.

    Abstract translation: 半导体装置可以包括主芯片,第一至第n从属芯片,第一至第n从属芯片ID生成单元和主芯片ID生成单元。 第1〜第n从属芯片ID生成部分分别配置在第1至第n从属芯片中并串联连接。 第一至第n从属芯片ID生成单元中的每一个被配置为向第m个操作码添加预定代码值,以生成第(m + 1)个操作代码。 主芯片ID产生单元设置在主芯片中,以响应于选择信号产生可变的第一操作码。 这里,'n'为2以上的整数,'m'为1以上且等于或小于'n'的整数。

    Semiconductor buffer circuit with variable driving capability according to external voltage
    34.
    发明授权
    Semiconductor buffer circuit with variable driving capability according to external voltage 失效
    半导体缓冲电路根据外部电压具有可变驱动能力

    公开(公告)号:US08081012B2

    公开(公告)日:2011-12-20

    申请号:US12649125

    申请日:2009-12-29

    Applicant: Sang Jin Byeon

    Inventor: Sang Jin Byeon

    CPC classification number: H03K19/018528 H03K19/00369

    Abstract: A semiconductor buffer circuit that operates stably against PVT fluctuation is disclosed. The disclosed semiconductor buffer unit of the present invention includes: a detecting block configured to generate a plurality of code signals by detecting an external voltage, using a plurality of reference voltages; and a buffer unit configured to receive an input signal and the plurality of code signals and, based on the code signals, to generate an output signal, wherein a consumption of a driving current of the buffer unit is controlled based on the code signals.

    Abstract translation: 公开了一种对PVT波动稳定运行的半导体缓冲电路。 本发明公开的半导体缓冲单元包括:检测块,被配置为使用多个参考电压通过检测外部电压来产生多个代码信号; 以及缓冲单元,被配置为接收输入信号和所述多个代码信号,并且基于所述代码信号来产生输出信号,其中基于所述代码信号来控制所述缓冲单元的驱动电流的消耗。

    CIRCUIT AND METHOD FOR TESTING SEMICONDUCTOR APPARATUS
    35.
    发明申请
    CIRCUIT AND METHOD FOR TESTING SEMICONDUCTOR APPARATUS 审中-公开
    用于测试半导体器件的电路和方法

    公开(公告)号:US20110102006A1

    公开(公告)日:2011-05-05

    申请号:US12651066

    申请日:2009-12-31

    CPC classification number: G01R31/318513

    Abstract: A circuit for testing a semiconductor apparatus includes a test voltage applying unit configured to apply a test voltage to a first end of a through-silicon via (TSV) in response to a test mode signal and a detecting unit configured to be connected to a second end of the TSV and detect a current outputted from the second end of the TSV.

    Abstract translation: 一种用于测试半导体装置的电路包括:测试电压施加单元,被配置为响应于测试模式信号将测试电压施加到穿硅通孔(TSV)的第一端;以及检测单元,被配置为连接到第二 结束TSV,并检测从TSV的第二端输出的电流。

    Internal voltage generation circuit of semiconductor memory device
    36.
    发明授权
    Internal voltage generation circuit of semiconductor memory device 有权
    半导体存储器件的内部电压产生电路

    公开(公告)号:US07778100B2

    公开(公告)日:2010-08-17

    申请号:US12272944

    申请日:2008-11-18

    Applicant: Sang Jin Byeon

    Inventor: Sang Jin Byeon

    CPC classification number: G11C5/14

    Abstract: An internal voltage generation circuit of a semiconductor memory device controls a dead zone voltage, in which the driving unit that supplies a power supply voltage, does not need to operate. An internal voltage having a dead zone is determined by first and second driving signals based on a level of a reference voltage, and by selectively supplying first and second voltages by means of the first and second driving signals.

    Abstract translation: 半导体存储器件的内部电压产生电路控制提供电源电压的驱动单元不需要操作的死区电压。 具有死区的内部电压基于参考电压的电平由第一和第二驱动信号确定,并且通过第一和第二驱动信号选择性地提供第一和第二电压。

Patent Agency Ranking