-
公开(公告)号:US20220302389A1
公开(公告)日:2022-09-22
申请号:US17308635
申请日:2021-05-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jin Cai , Sheng-Kai Su
Abstract: A method includes depositing a dielectric layer over a substrate, forming carbon nanotubes on the dielectric layer, forming a dummy gate stack on the carbon nanotubes, forming gate spacers on opposing sides of the dummy gate stack, and removing the dummy gate stack to form a trench between the gate spacers. The carbon nanotubes are exposed to the trench. The method further includes etching a portion of the dielectric layer underlying the carbon nanotubes, with the carbon nanotubes being suspended, forming a replacement gate dielectric surrounding the carbon nanotubes, and forming a gate electrode surrounding the replacement gate dielectric.
-
公开(公告)号:US20220302315A1
公开(公告)日:2022-09-22
申请号:US17836852
申请日:2022-06-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Feng Yuan , Ming-Shiang Lin , Chia-Cheng Ho , Jin Cai , Tzu-Chung Wang , Tung Ying Lee
IPC: H01L29/78 , H01L29/66 , H01L29/51 , H01L21/8234
Abstract: The various described embodiments provide a transistor with a negative capacitance, and a method of creating the same. The transistor includes a gate structure having a ferroelectric layer. The ferroelectric layer is formed by forming a thick ferroelectric film, annealing the ferroelectric film to have a desired phase, and thinning the ferroelectric film to a desired thickness of the ferroelectric layer. This process ensures that the ferroelectric layer will have ferroelectric properties regardless of its thickness.
-
公开(公告)号:US20220140098A1
公开(公告)日:2022-05-05
申请号:US17351622
申请日:2021-06-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chao-Ching Cheng , Yi-Tse Hung , Hung-Li Chiang , Tzu-Chiang Chen , Lain-Jong Li , Jin Cai
IPC: H01L29/423 , H01L29/786 , H01L29/06 , H01L29/20 , H01L29/66
Abstract: A method includes forming a first sacrificial layer over a substrate, and forming a sandwich structure over the first sacrificial layer. The sandwich structure includes a first isolation layer, a two-dimensional material over the first isolation layer, and a second isolation layer over the two-dimensional material. The method further includes forming a second sacrificial layer over the sandwich structure, forming a first source/drain region and a second source/drain region on opposing ends of, and contacting sidewalls of, the two-dimensional material, removing the first sacrificial layer and the second sacrificial layer to generate spaces, and forming a gate stack filling the spaces.
-
公开(公告)号:US11183449B1
公开(公告)日:2021-11-23
申请号:US16881005
申请日:2020-05-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hung-Li Chiang , Chao-Ching Cheng , Tzu-Chiang Chen , Jin Cai , Yu-Sheng Chen
IPC: H01L23/50 , H01L21/82 , H01L23/44 , H01L23/367 , H01L23/427 , H01L23/433
Abstract: Cryogenic integrated circuits are provided. A cryogenic integrated circuit includes a thermally conductive base, a data processor, a storage device, a buffer device, a thermally conductive shield and a cooling pipe. The data processor is located on the thermally conductive base. The storage device is located on the thermally conductive base and disposed aside and electrically connected to the data processor. The buffer device is disposed on the data processor. The thermally conductive shield covers the data processor, the storage device and the buffer device. The cooling pipe is located in physical contact with the thermally conductive base and disposed at least corresponding to the data processor.
-
公开(公告)号:US20200273996A1
公开(公告)日:2020-08-27
申请号:US16874526
申请日:2020-05-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Feng Yuan , Ming-Shiang Lin , Chia-Cheng Ho , Jin Cai , Tzu-Chung Wang , Tung Ying Lee
IPC: H01L29/78 , H01L29/66 , H01L29/51 , H01L21/8234
Abstract: The various described embodiments provide a transistor with a negative capacitance, and a method of creating the same. The transistor includes a gate structure having a ferroelectric layer. The ferroelectric layer is formed by forming a thick ferroelectric film, annealing the ferroelectric film to have a desired phase, and thinning the ferroelectric film to a desired thickness of the ferroelectric layer. This process ensures that the ferroelectric layer will have ferroelectric properties regardless of its thickness.
-
-
-
-