Advanced-VSB system (A-VSB)
    42.
    发明申请
    Advanced-VSB system (A-VSB) 有权
    高级VSB系统(A-VSB)

    公开(公告)号:US20070230607A1

    公开(公告)日:2007-10-04

    申请号:US11416254

    申请日:2006-05-03

    IPC分类号: H04L23/02

    摘要: A method of resetting a trellis-coded modulation (TCM) encoder to a known state, the TCM encoder including a reset input that resets the TCM encoder to the known state when held at a reset level for a plurality of symbol clock cycles, the method including identifying an event to occur in the future that requires the TCM encoder to be reset to the known state; and holding the reset input of the TCM encoder at the reset level beginning the plurality of clock symbol cycles before a time the event will occur so that the TCM encoder will be reset to the known state immediately before the event occurs.

    摘要翻译: 一种将网格编码调制(TCM)编码器复位到已知状态的方法,所述TCM编码器包括复位输入,所述复位输入在多个符号时钟周期保持在复位电平时将TCM编码器复位到已知状态,所述方法 包括识别将来需要将TCM编码器复位到已知状态的事件; 并且在发生事件之前将TCM编码器的复位输入保持在复位电平,开始多个时钟符号周期,使得TCM编码器将在事件发生之前立即复位到已知状态。

    Trellis encoder for encoding dual transmission stream
    45.
    发明申请
    Trellis encoder for encoding dual transmission stream 有权
    网格编码器用于双重传输流的编码

    公开(公告)号:US20070092033A1

    公开(公告)日:2007-04-26

    申请号:US11508144

    申请日:2006-08-23

    IPC分类号: H04L27/00

    摘要: A trellis encoder for trellis encoding a dual transmission stream. A first multiplexer selectively outputs one of a predetermined first bit of the dual transmission stream and a value stored in a first memory according to an external control signal. A first adder adds the value output from the first multiplexer to the value stored in the first memory, outputs the added value, and stores the added value in the first memory. A second multiplexer selectively outputs one of a predetermined second bit of the dual transmission stream and a value stored in a second memory according to the external control signal. A second adder adds the value output from the second multiplexer to the value stored in the second memory and stores the added value in a third memory. Thus, an initialization is effectively performed before trellis encoding is performed.

    摘要翻译: 用于网格编码双重传输流的网格编码器。 第一复用器根据外部控制信号选择性地输出双传输流的预定第一位和存储在第一存储器中的值之一。 第一加法器将从第一多路复用器输出的值与存储在第一存储器中的值相加,输出相加的值,并将相加的值存储在第一存储器中。 第二多路复用器根据外部控制信号选择性地输出双重传输流的预定的第二位和存储在第二存储器中的值之一。 第二加法器将从第二多路复用器输出的值与存储在第二存储器中的值相加,并将添加的值存储在第三存储器中。 因此,在执行网格编码之前有效地执行初始化。

    Outer encoder and outer encoding method thereof
    46.
    发明申请
    Outer encoder and outer encoding method thereof 有权
    外编码器及其外编码方法

    公开(公告)号:US20070092028A1

    公开(公告)日:2007-04-26

    申请号:US11504029

    申请日:2006-08-15

    IPC分类号: H04L27/00

    摘要: An outer encoder includes a bit detector that receives a turbo stream provided with a parity insertion region and that detects data bits from the turbo stream, an encoder that convolution-encodes the detected data bits, and a bit inserter that inserts an encoded value outputted from the encoder into the parity insertion region in the turbo stream. The encoder includes a first register; a second register, in which when a bit value is stored in the first register, a stored value pre-stored in the first register is shifted and stored; a third register, in which when a bit value is stored in the second register, a stored value pre-stored in the second register is shifted and stored; a first adder adding the input bit value, the stored value pre-stored in the first register, and the stored value pre-stored in the third register, and storing the resultant value of addition in the first register, if a specified bit is inputted; and a second adder adding the input bit value, the stored value pre-stored in the first register, and the stored value pre-stored in the second register to output the resultant value of addition. Accordingly, only the turbo stream in the dual transport stream is robustly processed.

    摘要翻译: 外部编码器包括:位检测器,其接收设置有奇偶校验插入区域并且从turbo流检测数据位的turbo流;对所检测到的数据位进行卷积编码的编码器;以及插入从 编码器进入turbo流中的奇偶校验插入区域。 编码器包括第一寄存器; 第二寄存器,其中当位值存储在第一寄存器中时,预先存储在第一寄存器中的存储值被移位并存储; 第三寄存器,其中当位值存储在第二寄存器中时,预存储在第二寄存器中的存储值被移位并存储; 如果输入了指定的位,第一加法器将预先存储在第一寄存器中的存储值和预先存储在第三寄存器中的存储值相加,并将加法结果存储在第一寄存器中, ; 以及第二加法器,将输入比特值,预先存储在第一寄存器中的存储值和预先存储在第二寄存器中的存储值相加,以输出所得到的加法值。 因此,只有双传输流中的turbo流被鲁棒地处理。