CLOCK TREE DESIGN METHODS FOR ULTRA-WIDE VOLTAGE RANGE CIRCUITS
    41.
    发明申请
    CLOCK TREE DESIGN METHODS FOR ULTRA-WIDE VOLTAGE RANGE CIRCUITS 审中-公开
    用于超宽电压范围电路的时钟树设计方法

    公开(公告)号:US20160267214A1

    公开(公告)日:2016-09-15

    申请号:US14643096

    申请日:2015-03-10

    Abstract: Clock tree design methods for ultra-wide voltage range circuits are disclosed. In one aspect, place and route software creates an integrated circuit (IC) in an optimal configuration at a first voltage condition. A first clock tree is created as part of the place and route process. Clock skew for the first clock tree is evaluated and minimized through insertion of bypassable delay elements. The delay elements are then removed from the wiring routing diagram. A second voltage condition is identified, and clock tree generation software is allowed to optimize the wiring routing diagram for the second voltage condition. The second clock tree generation software may insert more bypassable delay elements into the wiring routing diagram that allow clock skew optimization at the second voltage condition. The initial bypassable delay elements are then reinserted into the wiring routing diagram and a finished IC is established.

    Abstract translation: 公开了用于超宽电压范围电路的时钟树设计方法。 在一个方面,放置和路由软件在第一电压条件下以最佳配置创建集成电路(IC)。 第一个时钟树是作为地点和路由过程的一部分而创建的。 通过插入可旁路延迟元件来评估和最小化第一个时钟树的时钟偏移。 然后将延迟元件从布线图中删除。 识别出第二电压条件,并允许时钟树生成软件优化第二电压条件的布线布线图。 第二个时钟树生成软件可以在布线布线图中插入更多的可旁路延迟元件,允许在第二电压条件下进行时钟偏移优化。 然后将初始可旁路延迟元件重新插入到布线布线图中,并建立成品IC。

    BITLINE POSITIVE BOOST WRITE-ASSIST CIRCUITS FOR MEMORY BIT CELLS EMPLOYING A P-TYPE FIELD-EFFECT TRANSISTOR (PFET) WRITE PORT(S), AND RELATED SYSTEMS AND METHODS
    42.
    发明申请
    BITLINE POSITIVE BOOST WRITE-ASSIST CIRCUITS FOR MEMORY BIT CELLS EMPLOYING A P-TYPE FIELD-EFFECT TRANSISTOR (PFET) WRITE PORT(S), AND RELATED SYSTEMS AND METHODS 有权
    用于使用P型场效应晶体管(PFET)写入端口(S)的存储器位元的双向正激增加写入电路及相关系统和方法

    公开(公告)号:US20160247557A1

    公开(公告)日:2016-08-25

    申请号:US14862579

    申请日:2015-09-23

    Abstract: Write-assist circuits for memory bit cells (“bit cells”) employing a P-type Field-Effect transistor (PFET) write port(s) are disclosed. Related methods and systems are also disclosed. It has been observed that as node technology is scaled down in size, PFET drive current (i.e., drive strength) exceeds N-type Field-Effect transistor (NFET) drive current for like-dimensioned FETs. In this regard, in one aspect, it is desired to provide bit cells having PFET write ports, as opposed to NFET write ports, to reduce memory write times to the bit cells, and thus improve memory performance. To mitigate a write contention that could otherwise occur when writing data to bit cells, a write-assist circuit provided in the form of positive bitline boost circuit can be employed to strengthen a PFET access transistor in a memory bit cell having a PFET write port(s).

    Abstract translation: 公开了采用P型场效应晶体管(PFET)写入端口的存储器位单元(“位单元”)的写辅助电路。 还公开了相关方法和系统。 已经观察到,随着节点技术的尺寸缩小,PFET驱动电流(即,驱动强度)超过用于等尺寸FET的N型场效应晶体管(NFET)驱动电流。 在这方面,在一个方面,期望提供与NFET写入端口相反的具有PFET写入端口的位单元,以减少对位单元的存储器写入时间,从而提高存储器性能。 为了减轻在将数据写入位单元时可能发生的写入争用,可以采用以正位线升压电路的形式提供的写辅助电路来加强具有PFET写端口的存储器位单元中的PFET存取晶体管 s)。

    WORDLINE NEGATIVE BOOST WRITE-ASSIST CIRCUITS FOR MEMORY BIT CELLS EMPLOYING A P-TYPE FIELD-EFFECT TRANSISTOR (PFET) WRITE PORT(S), AND RELATED SYSTEMS AND METHODS
    43.
    发明申请
    WORDLINE NEGATIVE BOOST WRITE-ASSIST CIRCUITS FOR MEMORY BIT CELLS EMPLOYING A P-TYPE FIELD-EFFECT TRANSISTOR (PFET) WRITE PORT(S), AND RELATED SYSTEMS AND METHODS 有权
    用于使用P型场效应晶体管(PFET)写入口(S)的存储器位元组的相关增强写入辅助电路及相关系统和方法

    公开(公告)号:US20160247556A1

    公开(公告)日:2016-08-25

    申请号:US14862555

    申请日:2015-09-23

    Abstract: Write-assist circuits for memory bit cells (“bit cells”) employing a P-type Field-Effect transistor (PFET) write port(s) are disclosed. Related methods and systems are also disclosed. It has been observed that as node technology is scaled down in size, PFET drive current (i.e., drive strength) exceeds N-type Field-Effect transistor (NFET) drive current for like-dimensioned FETs. In this regard, in one aspect, it is desired to provide bit cells having PFET write ports, as opposed to NFET write ports, to reduce memory write times to the bit cells, and thus improve memory performance. To mitigate a write contention that could otherwise occur when writing data to bit cells, a write-assist circuit provided in the form of negative wordline boost circuit can be employed to strengthen a PFET access transistor in a memory bit cell having a PFET write port(s).

    Abstract translation: 公开了采用P型场效应晶体管(PFET)写入端口的存储器位单元(“位单元”)的写辅助电路。 还公开了相关方法和系统。 已经观察到,随着节点技术的尺寸缩小,PFET驱动电流(即,驱动强度)超过用于等尺寸FET的N型场效应晶体管(NFET)驱动电流。 在这方面,在一个方面,期望提供与NFET写入端口相反的具有PFET写入端口的位单元,以减少对位单元的存储器写入时间,从而提高存储器性能。 为了减轻在将数据写入位单元时可能发生的写入争用,可以采用以负字线升压电路的形式提供的写辅助电路来加强具有PFET写端口的存储器位单元中的PFET存取晶体管 s)。

    P-TYPE FIELD-EFFECT TRANSISTOR (PFET)-BASED SENSE AMPLIFIERS FOR READING PFET PASS-GATE MEMORY BIT CELLS, AND RELATED MEMORY SYSTEMS AND METHODS
    44.
    发明申请
    P-TYPE FIELD-EFFECT TRANSISTOR (PFET)-BASED SENSE AMPLIFIERS FOR READING PFET PASS-GATE MEMORY BIT CELLS, AND RELATED MEMORY SYSTEMS AND METHODS 审中-公开
    P型场效应晶体管(PFET)用于读取PFET通孔存储器位元件的感测放大器及相关存储器系统和方法

    公开(公告)号:US20160247555A1

    公开(公告)日:2016-08-25

    申请号:US14862483

    申请日:2015-09-23

    CPC classification number: G11C11/419 G11C7/065 G11C7/08 G11C11/412 G11C11/418

    Abstract: P-type Field-effect Transistor (PFET)-based sense amplifiers for reading PFET pass-gate memory bit cells (“bit cells”) are disclosed. Related methods and systems are also disclosed. Sense amplifiers are provided in a memory system to sense bit line voltage(s) of the bit cells for reading the data stored in the bit cells. It has been observed that as node technology is scaled down in size, PFET drive current (i.e., drive strength) exceeds N-type Field-effect Transistor (NFET) drive current due for like-dimensioned FETs. In this regard, in one aspect, PFET-based sense amplifiers are provided in a memory system to increase memory read times to the bit cells, and thus improve memory read performance.

    Abstract translation: 公开了用于读取PFET通道存储器位单元(“位单元”)的P型场效应晶体管(PFET)读出放大器。 还公开了相关方法和系统。 感测放大器设置在存储器系统中以感测比特单元的位线电压,用于读取存储在位单元中的数据。 已经观察到,随着节点技术的尺寸缩小,PFET驱动电流(即,驱动强度)超过由类型尺寸的FET引起的N型场效应晶体管(NFET)驱动电流。 在这方面,在一方面,在存储器系统中提供基于PFET的读出放大器,以将存储器读取时间增加到位单元,从而提高存储器读取性能。

    Register file circuit and method for improving the minimum operating supply voltage
    45.
    发明授权
    Register file circuit and method for improving the minimum operating supply voltage 有权
    寄存器文件电路和方法,用于提高最小工作电源电压

    公开(公告)号:US09251875B1

    公开(公告)日:2016-02-02

    申请号:US14499052

    申请日:2014-09-26

    Abstract: A register file circuit according to some examples of the disclosure may include a memory cell, a header transistor circuit, and a driver circuit. The header transistor circuit may include one or more PFET headers in series with the PFETs of the memory cell with the gate of the PFET header for the row being written being controlled with a pulse write signal from the driver circuit. In some examples of the disclosure, the header transistor circuit may include an NFET pull-down inserted between a virtual-vdd and ground to discharge the virtual-vdd node reducing the contention during a write operation and a clamping NFET in parallel with the PFET header to clamp the virtual-vdd node to slightly below the threshold voltage of the pull-up PFET in the memory cell to ensure the pull-up PFET is barely off and prevent the virtual-vdd node from discharging all the way to ground.

    Abstract translation: 根据本公开的一些示例的寄存器文件电路可以包括存储器单元,标头晶体管电路和驱动器电路。 标头晶体管电路可以包括与存储单元的PFET串联的一个或多个PFET头,用于被写入的行的PFET头的栅极被来自驱动器电路的脉冲写入信号控制。 在本公开的一些示例中,标题晶体管电路可以包括插入在虚拟vdd和地之间的NFET下拉以放电虚拟vdd节点,以减少在写入操作期间的争用,并且与PFET头并联的钳位NFET 将虚拟vdd节点钳位到略低于存储单元中的上拉PFET的阈值电压,以确保上拉PFET几乎不会关闭,并防止虚拟vdd节点一直向地面放电。

Patent Agency Ranking