-
公开(公告)号:US20250048936A1
公开(公告)日:2025-02-06
申请号:US18919382
申请日:2024-10-17
Applicant: United Microelectronics Corp.
Inventor: Hui-Lin Wang , Po-Kai Hsu , Chen-Yi Weng , Jing-Yin Jhang , Yu-Ping Wang , Hung-Yueh Chen
Abstract: A semiconductor device includes: a substrate comprising a magnetic tunneling junction (MTJ) region and a logic region, a MTJ on the MTJ region, a top electrode on the MTJ, a connecting structure on the top electrode, and a first metal interconnection on the logic region. Preferably, the first metal interconnection includes a via conductor on the substrate and a trench conductor, in which a bottom surface of the trench conductor is lower than a bottom surface of the connecting structure.
-
公开(公告)号:US12161050B2
公开(公告)日:2024-12-03
申请号:US17944242
申请日:2022-09-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Ching-Hua Hsu , Chen-Yi Weng , Jing-Yin Jhang , Po-Kai Hsu
Abstract: The high-density MRAM device of the present invention has a second interlayer dielectric (ILD) layer covering the capping layer in the MRAM cell array area and the logic area. The thickness of the second ILD layer in the MRAM cell array area is greater than that in the logic area. The composition of the second ILD layer in the logic area is different from the composition of the second ILD layer in the MRAM cell array area.
-
公开(公告)号:US20240373756A1
公开(公告)日:2024-11-07
申请号:US18773480
申请日:2024-07-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Si-Han Tsai , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu , Jing-Yin Jhang
Abstract: A magnetic random access memory (MRAM) device includes a first magnetic tunneling junction (MTJ) on a substrate, a first top electrode on the first MTJ, and a passivation layer around the first MTJ. Preferably, the passivation layer includes a V-shape and a valley point of the V-shape is higher than a top surface of the first top electrode.
-
公开(公告)号:US12069955B2
公开(公告)日:2024-08-20
申请号:US17363023
申请日:2021-06-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Si-Han Tsai , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu , Jing-Yin Jhang
Abstract: A method for fabricating a magnetic random access memory (MRAM) device includes the steps of first forming a first magnetic tunneling junction (MTJ) on a substrate, forming a first top electrode on the first MTJ, and then forming a passivation layer around the first MTJ. Preferably, the passivation layer includes a V-shape and a valley point of the V-shape is higher than a top surface of the first top electrode.
-
公开(公告)号:US11956972B2
公开(公告)日:2024-04-09
申请号:US17228720
申请日:2021-04-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Si-Han Tsai , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu
Abstract: A semiconductor memory device includes a substrate having a memory area and a logic circuit area thereon, a first interlayer dielectric layer on the substrate, and a second interlayer dielectric layer on the substrate. An embedded memory cell structure is disposed within the memory area between the first interlayer dielectric layer and the second interlayer dielectric layer. The second interlayer dielectric layer includes a first portion covering the embedded memory cell structure within the memory area and a second portion covering the logic circuit area. A top surface of the first portion is coplanar with a top surface of the second portion.
-
公开(公告)号:US11950513B2
公开(公告)日:2024-04-02
申请号:US17857185
申请日:2022-07-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Wei Chen , Po-Kai Hsu , Yu-Ping Wang , Hung-Yueh Chen
CPC classification number: H10N50/01 , H01F10/3254 , H01F10/329 , H10N50/80
Abstract: A method for fabricating a semiconductor device includes the steps of: forming a first inter-metal dielectric (IMD) layer on a substrate; forming a first metal interconnection and a second metal interconnection in the first IMD layer; forming a channel layer on the first metal interconnection and the second metal interconnection; forming a magnetic tunneling junction (MTJ) stack on the channel layer; and removing the MTJ stack to form a MTJ.
-
公开(公告)号:US11737285B2
公开(公告)日:2023-08-22
申请号:US17202296
申请日:2021-03-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kai Hsu , Hui-Lin Wang , Kun-I Chou , Ching-Hua Hsu , Ju-Chun Fan , Yi-Yu Lin , Hung-Yueh Chen
Abstract: A memory array includes at least one strap region having therein a plurality of source line straps and a plurality of word line straps, and at least two sub-arrays having a plurality of staggered, active magnetic storage elements. The at least two sub-arrays are separated by the strap region. A plurality of staggered, dummy magnetic storage elements is disposed within the strap region.
-
公开(公告)号:US20230240151A1
公开(公告)日:2023-07-27
申请号:US18122730
申请日:2023-03-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chen-Yi Weng , Si-Han Tsai , Che-Wei Chang , Po-Kai Hsu , Jing-Yin Jhang , Yu- Ping Wang , Ju-Chun Fan , Ching-Hua Hsu , Yi-Yu Lin , Hung-Yueh Chen
Abstract: A method for fabricating a semiconductor device includes the steps of forming a magnetic tunneling junction (MTJ) on a MRAM region of a substrate, forming a first inter-metal dielectric (IMD) layer around the MTJ, forming a patterned mask on a logic region of the substrate, performing a nitridation process to transform part of the first IMD layer to a nitride layer, forming a first metal interconnection on the logic region, forming a stop layer on the first IMD layer, forming a second IMD layer on the stop layer, and forming a second metal intercom in the second IMD layer to connect to the MTJ.
-
公开(公告)号:US20220393103A1
公开(公告)日:2022-12-08
申请号:US17363023
申请日:2021-06-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Si-Han Tsai , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu , Jing-Yin Jhang
Abstract: A method for fabricating a magnetic random access memory (MRAM) device includes the steps of first forming a first magnetic tunneling junction (MTJ) on a substrate, forming a first top electrode on the first MTJ, and then forming a passivation layer around the first MTJ. Preferably, the passivation layer includes a V-shape and a valley point of the V-shape is higher than a top surface of the first top electrode.
-
公开(公告)号:US20220271088A1
公开(公告)日:2022-08-25
申请号:US17202296
申请日:2021-03-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kai Hsu , Hui-Lin Wang , Kun-I Chou , Ching-Hua Hsu , Ju-Chun Fan , Yi-Yu Lin , Hung-Yueh Chen
Abstract: A memory array includes at least one strap region having therein a plurality of source line straps and a plurality of word line straps, and at least two sub-arrays having a plurality of staggered, active magnetic storage elements. The at least two sub-arrays are separated by the strap region. A plurality of staggered, dummy magnetic storage elements is disposed within the strap region.
-
-
-
-
-
-
-
-
-