PERFORMING POWER MANAGEMENT IN A MULTICORE PROCESSOR
    1.
    发明申请
    PERFORMING POWER MANAGEMENT IN A MULTICORE PROCESSOR 审中-公开
    在多处理器中执行电源管理

    公开(公告)号:US20160239074A1

    公开(公告)日:2016-08-18

    申请号:US14621709

    申请日:2015-02-13

    IPC分类号: G06F1/32

    摘要: In an embodiment, a processor includes: a plurality of first cores to independently execute instructions, each of the plurality of first cores including a plurality of counters to store performance information; at least one second core to perform memory operations; and a power controller to receive performance information from at least some of the plurality of counters, determine a workload type executed on the processor based at least in part on the performance information, and based on the workload type dynamically migrate one or more threads from one or more of the plurality of first cores to the at least one second core for execution during a next operation interval. Other embodiments are described and claimed.

    摘要翻译: 在一个实施例中,处理器包括:多个第一核,用于独立地执行指令,所述多个第一核中的每一个包括存储执行信息的多个计数器; 用于执行存储器操作的至少一个第二核心; 以及功率控制器,用于从所述多个计数器中的至少一些计数器接收性能信息,至少部分地基于所述性能信息确定在所述处理器上执行的工作负载类型,并且基于所述工作负载类型,动态地从一个或多个计算机迁移一个或多个线程 或多个第一核心到至少一个第二核心,以在下一个操作间隔期间执行。 描述和要求保护其他实施例。

    PERFORMING POWER MANAGEMENT IN A MULTICORE PROCESSOR
    2.
    发明申请
    PERFORMING POWER MANAGEMENT IN A MULTICORE PROCESSOR 有权
    在多处理器中执行电源管理

    公开(公告)号:US20160239065A1

    公开(公告)日:2016-08-18

    申请号:US14621731

    申请日:2015-02-13

    IPC分类号: G06F1/32 G06F9/50

    摘要: In an embodiment, a processor a plurality of cores to independently execute instructions, the cores including a plurality of counters to store performance information, and a power controller coupled to the plurality of cores, the power controller having a logic to receive performance information from at least some of the plurality of counters, determine a number of cores to be active and a performance state for the number of cores for a next operation interval, based at least in part on the performance information and model information, and cause the number of cores to be active during the next operation interval, the performance information associated with execution of a workload on one or more of the plurality of cores. Other embodiments are described and claimed.

    摘要翻译: 在一个实施例中,处理器用于独立地执行指令的多个核心,所述核心包括存储性能信息的多个计数器以及耦合到所述多个核心的功率控制器,所述功率控制器具有从其中接收性能信息的逻辑 至少部分地基于性能信息和模型信息来确定多个计数器中的一些,以确定要激活的核心数量和用于下一个操作间隔的核心数量的性能状态,并且引起核心数量 在下一个操作间隔期间处于活动状态,所述性能信息与所述多个核心中的一个或多个核心上的工作负载的执行相关联。 描述和要求保护其他实施例。