METHODS AND APPARATUS FOR PROGRAMMABLE DECODING OF A PLURALITY OF CODE TYPES
    1.
    发明申请
    METHODS AND APPARATUS FOR PROGRAMMABLE DECODING OF A PLURALITY OF CODE TYPES 有权
    用于可编程解码大量代码类型的方法和装置

    公开(公告)号:US20090309770A1

    公开(公告)日:2009-12-17

    申请号:US12138920

    申请日:2008-06-13

    IPC分类号: H03M7/00

    摘要: Methods and apparatus are provided for programmable decoding of a plurality of code types. A method is provided for decoding data encoded using one of a plurality of code types, where each of the code types correspond to a communication standard. The code type associated with the data is identified and the data is allocated to a plurality of programmable parallel decoders. The programmable parallel decoders can be reconfigured to decode data encoded using each of the plurality of code types. A method is also provided for interleaving data among M parallel decoders using a communications network. An interleaver table is employed, wherein each entry in the interleaver table identifies one of the M parallel decoders as a target decoder and a target address of a communications network for interleaved data. Data is interleaved by writing the data to the target address of the communications network. The communications network can comprise, for example, a cross-bar switch and/or one or more first-in-first-out buffers.

    摘要翻译: 提供了用于多种代码类型的可编程解码的方法和装置。 提供了一种用于解码使用多种代码类型之一编码的数据的方法,其中每种代码类型对应于通信标准。 识别与数据相关联的代码类型,并将数据分配给多个可编程并行解码器。 可重新配置可编程并行解码器以对使用多种代码类型中的每一种编码的数据进行解码。 还提供了一种用于使用通信网络在M个并行解码器之间交织数据的方法。 使用交织器表,其中交织器表中的每个条目将M个并行解码器中的一个识别为目标解码器,并将交织数据的通信网络的目标地址标识。 通过将数据写入到通信网络的目标地址来交织数据。 通信网络可以包括例如交叉开关和/或一个或多个先入先出缓冲器。

    Via-configurable high-performance logic block architecture
    2.
    发明授权
    Via-configurable high-performance logic block architecture 有权
    通过可配置的高性能逻辑块架构

    公开(公告)号:US08735857B2

    公开(公告)日:2014-05-27

    申请号:US13271679

    申请日:2011-10-12

    IPC分类号: H01L27/08 H01L47/00

    CPC分类号: H03K19/17728 H03K19/17796

    摘要: A via-configurable circuit block may contain chains of p-type and n-type transistors that may or may not be interconnected by means of configurable vias. Configurable vias may also be used to connect various transistor terminals to a ground line, a power line and/or to various terminals that may provide connections outside of the circuit block.

    摘要翻译: 通孔可配置电路块可以包含可以或可以不通过可配置通孔互连的p型和n型晶体管链。 可配置的通孔也可用于将各种晶体管端子连接到接地线,电力线和/或可提供电路块外部的连接的各种端子。

    Methods and apparatus for programmable decoding of a plurality of code types
    4.
    发明授权
    Methods and apparatus for programmable decoding of a plurality of code types 有权
    用于多种代码类型的可编程解码的方法和装置

    公开(公告)号:US08035537B2

    公开(公告)日:2011-10-11

    申请号:US12138920

    申请日:2008-06-13

    IPC分类号: H03M7/00

    摘要: Methods and apparatus are provided for programmable decoding of a plurality of code types. A method is provided for decoding data encoded using one of a plurality of code types, where each of the code types correspond to a communication standard. The code type associated with the data is identified and the data is allocated to a plurality of programmable parallel decoders. The programmable parallel decoders can be reconfigured to decode data encoded using each of the plurality of code types. A method is also provided for interleaving data among M parallel decoders using a communications network. An interleaver table is employed, wherein each entry in the interleaver table identifies one of the M parallel decoders as a target decoder and a target address of a communications network for interleaved data. Data is interleaved by writing the data to the target address of the communications network. The communications network can comprise, for example, a cross-bar switch and/or one or more first-in-first-out buffers.

    摘要翻译: 提供了用于多种代码类型的可编程解码的方法和装置。 提供了一种用于解码使用多种代码类型之一编码的数据的方法,其中每种代码类型对应于通信标准。 识别与数据相关联的代码类型,并将数据分配给多个可编程并行解码器。 可重新配置可编程并行解码器以对使用多种代码类型中的每一种编码的数据进行解码。 还提供了一种用于使用通信网络在M个并行解码器之间交织数据的方法。 使用交织器表,其中交织器表中的每个条目将M个并行解码器中的一个识别为目标解码器,并将交织数据的通信网络的目标地址标识。 通过将数据写入到通信网络的目标地址来交织数据。 通信网络可以包括例如交叉开关和/或一个或多个先入先出缓冲器。

    Parallel LDPC decoder
    5.
    发明授权
    Parallel LDPC decoder 有权
    并行LDPC解码器

    公开(公告)号:US07934139B2

    公开(公告)日:2011-04-26

    申请号:US11565670

    申请日:2006-12-01

    IPC分类号: H03M13/00

    摘要: An LDPC decoder that implements an iterative message-passing algorithm, where the improvement includes a pipeline architecture such that the decoder accumulates results for row operations during column operations, such that additional time and memory are not required to store results from the row operations beyond that required for the column operations.

    摘要翻译: 实现迭代消息传递算法的LDPC解码器,其中改进包括流水线架构,使得解码器在列操作期间累积行操作的结果,使得不需要额外的时间和存储器来存储超过该操作的行操作的结果 列操作需要。

    RRAM memory error emulation
    6.
    发明申请
    RRAM memory error emulation 失效
    RRAM内存错误仿真

    公开(公告)号:US20070094534A1

    公开(公告)日:2007-04-26

    申请号:US11257470

    申请日:2005-10-24

    IPC分类号: G06F11/00

    CPC分类号: G06F11/261

    摘要: A method for verifying the functionality of a repair system of configurable memory that functions to replace memory that fails predetermined tests with unused memory that passes the tests. The method includes the steps of providing a matrix comprising a plurality of reconfigurable memory blocks, providing an emulation system, generating a substitute memory block for each of the reconfigurable memory blocks utilizing the emulation system computing platform, providing a memory design that incorporates the substitute memory blocks, generating files for mapping errors into the reconfigurable memory blocks and providing a control file associated with the emulation system, and operating the emulation system to emulate the memory design.

    摘要翻译: 一种用于验证可配置存储器的修复系统的功能的方法,其用于替换通过测试的未使用存储器进行预定测试的存储器。 该方法包括以下步骤:提供包括多个可重构存储器块的矩阵,提供仿真系统,利用仿真系统计算平台为每个可重构存储器块生成替代存储器块,提供将替代存储器 生成用于将错误映射到可重构存储器块中的文件,并提供与仿真系统相关联的控制文件,以及操作仿真系统以模拟存储器设计。

    Cryptographic random number generator using finite field operations
    8.
    发明授权
    Cryptographic random number generator using finite field operations 失效
    加密随机数发生器使用有限域操作

    公开(公告)号:US08250129B2

    公开(公告)日:2012-08-21

    申请号:US11821212

    申请日:2007-06-22

    IPC分类号: G06F1/02 G06F7/58

    摘要: An apparatus and method are provided in various illustrative embodiments for an integrated circuit chip that provides a fast, compact, and cryptographically strong random number generator. In one illustrative embodiment, an apparatus includes an initial random source, and a post-processing block in communicative connection with the initial random source. The post-processing block is configured to receive signals from the initial random source, to apply one or more finite field operations to the signals to generate an output, and to provide an output signal based on the output via an output channel, in this illustrative embodiment.

    摘要翻译: 在提供快速,紧凑和密码强的随机数发生器的集成电路芯片的各种说明性实施例中提供了一种装置和方法。 在一个说明性实施例中,装置包括初始随机源和与初始随机源通信连接的后处理块。 后处理块被配置为从初始随机源接收信号,以将一个或多个有限场操作应用于信号以产生输出,并且在该说明性视图中通过输出通道提供基于输出的输出信号 实施例。

    Low Complexity LDPC Encoding Algorithm
    9.
    发明申请
    Low Complexity LDPC Encoding Algorithm 审中-公开
    低复杂度LDPC编码算法

    公开(公告)号:US20110099454A1

    公开(公告)日:2011-04-28

    申请号:US12985850

    申请日:2011-01-06

    IPC分类号: H03M13/00 G06F11/00

    CPC分类号: H03M13/116 H03M13/1185

    摘要: A method of encoding a binary source message u, by calculating x:=Au, calculating y:=B′x, resolving the equation Dp=y for p, and incorporating u and p to produce an encoded binary message v, where A is a matrix formed only of permutation sub matrices, B′ is a matrix formed only of circulant permutation sub matrices, and D is a matrix of the form D = ( T 0 … 0 0 0 T … 0 0 … … … … … 0 0 … T 0 I I … I I ) where T is a two-diagonal, circulant sub matrix, and I is an identity sub matrix.

    摘要翻译: 通过计算x:= Au来计算二进制源消息u,计算y:= B'x,解析p的等式Dp = y,并且并入u和p以产生编码的二进制消息v,​​其中A是 一个仅由置换子矩阵构成的矩阵,B'是仅由循环置换子矩阵形成的矩阵,D是形式为D =(T 0 ... 0 0 0 T ... 0 0 ...... ...... 0 0 ... T 0 II ... II)其中T是双对角,循环子矩阵,I是身份子矩阵。

    Built in self test transport controller architecture
    10.
    发明授权
    Built in self test transport controller architecture 失效
    内置自检传输控制器架构

    公开(公告)号:US07546505B2

    公开(公告)日:2009-06-09

    申请号:US11557513

    申请日:2006-11-08

    IPC分类号: G01R31/28 G11C29/00

    摘要: A built in self test circuit in a memory matrix. Memory cells within the matrix are disposed into columns. The circuit has only one memory test controller, adapted to initiate commands and receive results. Transport controllers are paired with the columns of memory cells. The controllers receive commands from the memory test controller, test memory cells within the column, receive test results, and provide the results to the memory test controller. The transport controllers operate in three modes. A production testing mode tests the memory cells in different columns, accumulating the results for a given column with the controller associated with the column. A production testing mode retrieves the results from the controllers. A diagnostic testing mode tests memory cells within one column, while retrieving results for the column.

    摘要翻译: 内存自检电路在内存矩阵中。 矩阵内的存储单元被排列成列。 该电路只有一个内存测试控制器,适用于启动命令并接收结果。 传输控制器与存储单元的列配对。 控制器从存储器测试控制器接收命令,测试列内的测试存储单元,接收测试结果,并将结果提供给存储器测试控制器。 运输控制器以三种模式运行。 生产测试模式测试不同列中的存储单元,使用与列相关联的控制器累积给定列的结果。 生产测试模式从控制器检索结果。 诊断测试模式测试一列内的存储单元,同时检索列的结果。