-
公开(公告)号:US20240282809A1
公开(公告)日:2024-08-22
申请号:US18171090
申请日:2023-02-17
Applicant: Applied Materials, Inc.
Inventor: Amirhasan NOURBAKHSH , Raman GAIRE , Pei LIU , Tyler SHERWOOD , Ryan Scott SMITH , Roger QUON , Siddarth KRISHNAN
CPC classification number: H01L29/0619 , H01L29/0696 , H01L29/1095 , H01L29/66477
Abstract: A super junction device with an increased voltage rating may be formed by decreasing the width of the P-type region and increasing the doping concentration, while also increasing the height of the overall device. However, instead of etching a trench in the N-type material to fill with the P-type material, a trench may be etched for both the P-type region and an adjacent N-type region. This allows the height of the overall device to be increased while maintaining a feasible aspect ratio for the trench. The P-type material may then be formed as a sidewall liner on the trench that is relatively thin compared to the remaining width of the trench. The trench may then be filled with N-type material such that the P-type region fills the space between the N-type regions without any voids or seams, while having a width that would be unattainable using traditional etch-and-fill methods for the P-type region alone.
-
2.
公开(公告)号:US20170179252A1
公开(公告)日:2017-06-22
申请号:US15043883
申请日:2016-02-15
Applicant: APPLIED MATERIALS, INC.
Inventor: Wei V. TANG , Paul F. MA , Steven C. H. HUNG , Michael CHUDZIK , Siddarth KRISHNAN , Wenyu ZHANG , Seshadri GANGULI , Naomi YOSHIDA , Lin DONG , Yixiong YANG , Liqi WU , Shih Chung CHEN
IPC: H01L29/66 , H01L29/49 , H01L29/51 , H01L29/786 , H01L21/02
CPC classification number: H01L29/66446 , H01L29/4966 , H01L29/517 , H01L29/518 , H01L29/78603 , H01L29/78681
Abstract: Semiconductor devices incorporating multi-threshold voltage structures and methods of forming such semiconductor devices are provided herein. In some embodiments of the present disclosure, a semiconductor device having a multi-threshold voltage structure includes: a substrate; a gate dielectric layer atop the substrate, wherein the gate dielectric layer comprises an interface layer and a high-k dielectric layer atop the interface layer; a lanthanum nitride layer deposited atop the high-k dielectric layer; an interface of the interface layer and the high-k dielectric layer comprising lanthanum species from the lanthanum nitride layer; and a gate electrode layer atop the lanthanum nitride layer.
-