Formation of spacers for FinFETs (Field Effect Transistors)
    1.
    发明授权
    Formation of spacers for FinFETs (Field Effect Transistors) 有权
    FinFET间隔物的形成(场效应晶体管)

    公开(公告)号:US07399664B1

    公开(公告)日:2008-07-15

    申请号:US11679862

    申请日:2007-02-28

    CPC分类号: H01L29/785 H01L29/66795

    摘要: A structure and a method for forming the same. The structure includes (a) a substrate, (b) a semiconductor fin region on top of the substrate, (c) a gate dielectric region on side walls of the semiconductor fin region, and (d) a gate electrode region on top and on side walls of the semiconductor fin region. The gate dielectric region (i) is sandwiched between and (ii) electrically insulates the gate electrode region and the semiconductor fin region. The structure further includes a first spacer region on a first side wall of the gate electrode region. A first side wall of the semiconductor fin region is exposed to a surrounding ambient. A top surface of the first spacer region is coplanar with a top surface of the gate electrode region.

    摘要翻译: 一种结构及其形成方法。 该结构包括(a)衬底,(b)在衬底的顶部上的半导体鳍片区域,(c)半导体鳍片区域的侧壁上的栅极电介质区域,以及(d)顶部和上部的栅电极区域 半导体鳍片区域的侧壁。 栅极电介质区域(i)夹在其间并且(ii)使栅电极区域和半导体鳍片区域电绝缘。 该结构还包括在栅电极区域的第一侧壁上的第一间隔区域。 半导体鳍片区域的第一侧壁暴露于周围环境。 第一间隔区域的顶表面与栅电极区域的顶表面共面。

    Configuring radiation sources to simultaneously irradiate a substrate
    2.
    发明授权
    Configuring radiation sources to simultaneously irradiate a substrate 失效
    配置辐射源同时照射基板

    公开(公告)号:US08586488B2

    公开(公告)日:2013-11-19

    申请号:US12860990

    申请日:2010-08-23

    IPC分类号: H01L21/00

    CPC分类号: H01L21/268

    摘要: A computer program product and system for configuring J electromagnetic radiation sources (J≧2) to simultaneously irradiate a substrate. Each source has a different function of wavelength and angular distribution of emitted radiation. The substrate includes a base layer and I stacks (I≧2) thereon. Pj denotes a same source-specific normally incident energy flux on each stack from source j. For simultaneous exposure of the I stacks to radiation from the J sources, Pj is computed such that an error E being a function of |W1−S1|, |W2−S2|, |WI−SI| is about minimized with respect to Pj (j=1, . . . , J). Wi and Si respectively denote an actual and target energy flux transmitted into the substrate via stack i (i=1, . . . , I). The stacks are exposed to the radiation from the sources characterized by the computed Pj (j=1, . . . , J).

    摘要翻译: 一种用于配置J电磁辐射源(J> = 2)以同时照射衬底的计算机程序产品和系统。 每个源具有不同的发射辐射的波长和角分布的功能。 衬底包括基层,I堆叠(I> = 2)。 Pj表示来自源j的每个堆叠上相同的源特定的正常入射能量通量。 为了将I堆叠同时暴露于来自J源的辐射,计算Pj,使得误差E是| W1-S1 |,| W2-S2 |,| WI-SI |的函数; 相对于Pj(j = 1,...,J)被最小化。 Wi和Si分别表示通过堆叠i(i = 1,...,I)传输到衬底中的实际和目标能量通量。 这些堆叠暴露于由所计算的Pj(j = 1,...,J)表征的源的辐射。

    FIELD EFFECT TRANSISTOR WITH THIN GATE ELECTRODE AND METHOD OF FABRICATING SAME
    3.
    发明申请
    FIELD EFFECT TRANSISTOR WITH THIN GATE ELECTRODE AND METHOD OF FABRICATING SAME 有权
    具有薄门电极的场效应晶体管及其制造方法

    公开(公告)号:US20080157188A1

    公开(公告)日:2008-07-03

    申请号:US12037121

    申请日:2008-02-26

    IPC分类号: H01L29/00

    摘要: A field effect transistor and a method of fabricating the field effect transistor. The field effect transistor includes: a silicon body, a perimeter of the silicon body abutting a dielectric isolation; a source and a drain formed in the body and on opposite sides of a channel formed in the body; and a gate dielectric layer between the body and an electrically conductive gate electrode, a bottom surface of the gate dielectric layer in direct physical contact with a top surface of the body and a bottom surface the gate electrode in direct physical contact with a top surface of the gate dielectric layer, the gate electrode having a first region having a first thickness and a second region having a second thickness, the first region extending along the top surface of the gate dielectric layer over the channel region, the second thickness greater than the first thickness.

    摘要翻译: 场效应晶体管和制造场效应晶体管的方法。 场效应晶体管包括:硅体,硅体的周边抵靠电介质隔离; 源体和漏极,其形成在主体中并形成在主体中的通道的相对侧上; 以及位于主体和导电栅电极之间的栅极电介质层,栅极电介质层的与表面主体直接物理接触的底表面和栅电极与 所述栅极电介质层,所述栅电极具有第一厚度的第一区域和具有第二厚度的第二区域,所述第一区域沿着所述沟道区域上的所述栅极电介质层的顶表面延伸,所述第二厚度大于所述第一厚度 厚度。

    Field effect transistor with thin gate electrode and method of fabricating same
    4.
    发明授权
    Field effect transistor with thin gate electrode and method of fabricating same 有权
    具有薄栅电极的场效应晶体管及其制造方法

    公开(公告)号:US07374980B2

    公开(公告)日:2008-05-20

    申请号:US11549311

    申请日:2006-10-13

    IPC分类号: H01L21/84 H01L21/8242

    摘要: A field effect transistor and a method of fabricating the field effect transistor. The field effect transistor includes: a silicon body, a perimeter of the silicon body abutting a dielectric isolation; a source and a drain formed in the body and on opposite sides of a channel formed in the body; and a gate dielectric layer between the body and an electrically conductive gate electrode, a bottom surface of the gate dielectric layer in direct physical contact with a top surface of the body and a bottom surface the gate electrode in direct physical contact with a top surface of the gate dielectric layer, the gate electrode having a first region having a first thickness and a second region having a second thickness, the first region extending along the top surface of the gate dielectric layer over the channel region, the second thickness greater than the first thickness.

    摘要翻译: 场效应晶体管和制造场效应晶体管的方法。 场效应晶体管包括:硅体,硅体的周边抵靠电介质隔离; 源体和漏极,其形成在主体中并形成在主体中的通道的相对侧上; 以及位于主体和导电栅电极之间的栅极电介质层,栅极电介质层的与表面主体直接物理接触的底表面和栅电极与 所述栅极电介质层,所述栅电极具有第一厚度的第一区域和具有第二厚度的第二区域,所述第一区域沿着所述沟道区域上的所述栅极电介质层的顶表面延伸,所述第二厚度大于所述第一厚度 厚度。

    CONFIGURING RADIATION SOURCES TO SIMULTANEOUSLY IRRADIATE A SUBSTRATE
    5.
    发明申请
    CONFIGURING RADIATION SOURCES TO SIMULTANEOUSLY IRRADIATE A SUBSTRATE 失效
    配置辐射源同时辐射基板

    公开(公告)号:US20100318210A1

    公开(公告)日:2010-12-16

    申请号:US12860990

    申请日:2010-08-23

    IPC分类号: G06F17/00

    CPC分类号: H01L21/268

    摘要: A computer program product and system for configuring J electromagnetic radiation sources (J≧2) to simultaneously irradiate a substrate. Each source has a different function of wavelength and angular distribution of emitted radiation. The substrate includes a base layer and I stacks (I≧2) thereon. Pj denotes a same source-specific normally incident energy flux on each stack from source j. For simultaneous exposure of the I stacks to radiation from the J sources, Pj is computed such that an error E being a function of |W1−S1|, |W2−S2|, |WI−SI| is about minimized with respect to Pj (j=1, . . . , J). Wi and Si respectively denote an actual and target energy flux transmitted into the substrate via stack i (i=1, . . . , I). The stacks are exposed to the radiation from the sources characterized by the computed Pj (j=1, . . . , J).

    摘要翻译: 一种用于配置J电磁辐射源(J≥2)以同时照射衬底的计算机程序产品和系统。 每个源具有不同的发射辐射的波长和角分布的功能。 基板包括基层和I堆叠(I≥2)。 Pj表示来自源j的每个堆叠上相同的源特定的正常入射能量通量。 为了将I堆叠同时暴露于来自J源的辐射,计算Pj,使得误差E是| W1-S1 |,| W2-S2 |,| WI-SI |的函数; 相对于Pj(j = 1,...,J)被最小化。 Wi和Si分别表示通过堆叠i(i = 1,...,I)传输到衬底中的实际和目标能量通量。 这些堆叠暴露于由所计算的Pj(j = 1,...,J)表征的源的辐射。

    SERIAL IRRADIATION OF A SUBSTRATE BY MULTIPLE RADIATION SOURCES
    6.
    发明申请
    SERIAL IRRADIATION OF A SUBSTRATE BY MULTIPLE RADIATION SOURCES 有权
    通过多个辐射源对衬底的串行辐照

    公开(公告)号:US20100044592A1

    公开(公告)日:2010-02-25

    申请号:US12610630

    申请日:2009-11-02

    IPC分类号: G21K5/00 B01J19/12

    摘要: A system for configuring and utilizing J electromagnetic radiation sources (J≧2) to serially irradiate a substrate. Each source has a different function of wavelength and angular distribution of emitted radiation. The substrate includes a base layer and I stacks (I≧2; J≧I) thereon. Pj denotes a same source-specific normally incident energy flux on each stack from source j. In each of I independent exposure steps, the I stacks are concurrently exposed to radiation from the J sources. Vi and Si respectively denote an actual and target energy flux transmitted into the substrate via stack i in exposure step i (i=1, . . . , I). t(i) and Pt(i) are computed such that: Vi is maximal through deployment of source t(i) as compared with deployment of any other source for i=1, . . . , I; and an error E being a function of |V1−S1|, |V2−S2|, . . . , |VI−SI| is about minimized with respect to Pi (i=1, . . . , I).

    摘要翻译: 一种用于配置和利用J电磁辐射源(J≥2)以串行照射衬底的系统。 每个源具有不同的发射辐射的波长和角分布的功能。 基板包括基层和I堆叠(I≥2;J≥I)。 Pj表示来自源j的每个堆叠上相同的源特定的正常入射能量通量。 在I独立暴露步骤中,I堆叠同时暴露于来自J源的辐射。 Vi和Si分别表示在曝光步骤i(i = 1,...,I)中通过堆叠i传输到衬底中的实际和目标能量通量。 计算t(i)和Pt(i),使得:与部署i = 1的任何其他源相比,通过部署源t(i),Vi最大。 。 。 , 一世; 并且误差E是| V1-S1 |,| V2-S2 |的函数。 。 。 ,| VI-SI | 相对于Pi(i = 1,...,I)被最小化。

    Integrated Circuit With Anti-counterfeiting Measures
    9.
    发明申请
    Integrated Circuit With Anti-counterfeiting Measures 失效
    集成电路采用防伪措施

    公开(公告)号:US20080169833A1

    公开(公告)日:2008-07-17

    申请号:US11622040

    申请日:2007-01-11

    IPC分类号: H03K19/00

    CPC分类号: G06F21/75

    摘要: An anti-counterfeiting circuit that is incorporated into an authentic integrated circuit (IC) design, which induces a random failure in a counterfeited IC when the counterfeit IC is manufactured from a reverse-engineered authentic IC. The anti-counterfeiting circuit uses two signals of differing frequencies, which activate a disrupt signal when the two signals meet a predetermined failure criteria, for example, equivalent rising edges. The disrupt signal causes a signal gate or similar element within the counterfeited IC to fail, disrupt, or in some way change a designed behavior of the IC. The disrupt signal may be reset so that the failure will occur again when predetermined failure criteria are met. The authentic IC functions according to design because at least one of the elements in the anti-counterfeit circuit is a camouflage circuit, thus, in an authentic IC the anti-counterfeit circuit is not operatively coupled.

    摘要翻译: 一种防伪电路,其被并入真正的集成电路(IC)设计中,当假冒IC由逆向工程认证IC制造时,其引起假冒IC中的随机故障。 防伪电路使用两个不同频率的信号,当两个信号满足预定的故障标准(例如等效的上升沿)时,该信号激活中断信号。 该扰乱信号导致伪造IC内的信号门或类似元件故障,中断或以某种方式改变IC的设计行为。 可以复位中断信号,以便在满足预定的故障标准时再次发生故障。 由于防伪电路中的至少一个元件是伪装电路,所以可信赖的IC功能根据设计,因此,在可靠的IC中,防伪电路不可操作地耦合。

    COMBINATION PLANAR FET AND finFET DEVICE
    10.
    发明申请
    COMBINATION PLANAR FET AND finFET DEVICE 有权
    组合平面FET和鳍FETFET器件

    公开(公告)号:US20080142806A1

    公开(公告)日:2008-06-19

    申请号:US11610533

    申请日:2006-12-14

    IPC分类号: H01L29/04

    摘要: A semiconductor device. The device including: a planar FET formed in a single crystal-silicon substrate, the FET comprising a first channel region, first and second source drains on opposite sides of the first channel region and a gate, the gate over the channel region and electrically isolated from the channel region by a first gate dielectric layer; and a FinFET formed in single crystal silicon block on top of and electrically isolated from the substrate, the FinFET comprising a second channel region, third and fourth source drains on opposite first and second ends of a second channel region and the gate, the gate electrically isolated from the second channel region by a second gate dielectric layer.

    摘要翻译: 半导体器件。 该器件包括:形成在单晶硅衬底中的平面FET,所述FET包括第一沟道区,在第一沟道区的相对侧上的第一和第二源极漏极和栅极,沟道区上方的栅极和电隔离 从所述沟道区域通过第一栅极介电层; 以及在衬底顶部并与电极隔离的单晶硅块中形成的FinFET,所述FinFET包括第二沟道区,第三和第四源在第二沟道区的相对的第一和第二端上漏极,栅极电 通过第二栅极介电层与第二沟道区隔离。