NONVOLATILE PROGRAMMABLE LOGIC SWITCH
    1.
    发明申请
    NONVOLATILE PROGRAMMABLE LOGIC SWITCH 失效
    非易失性可编程逻辑开关

    公开(公告)号:US20120080739A1

    公开(公告)日:2012-04-05

    申请号:US13221292

    申请日:2011-08-30

    IPC分类号: H01L29/792

    摘要: A nonvolatile programmable logic switch according to an embodiment includes: a memory cell transistor including: a first source region and a first drain region of a second conductivity type formed at a distance from each other in a first semiconductor region of a first conductivity type; a first insulating film, a charge storage film, a second insulating film, and a control gate stacked in this order and formed on the first semiconductor region between the first source region and the first drain region; a pass transistor including: a second source region and a second drain region of a second conductivity type formed at a distance from each other in a second semiconductor region of the first conductivity type; a third insulating film, a gate electrode stacked in this order and formed on the second semiconductor region between the second source region and the second drain region, the gate electrode being electrically connected to the first drain region; and an electrode for applying a substrate bias to the first and second semiconductor regions.

    摘要翻译: 根据实施例的非易失性可编程逻辑开关包括:存储单元晶体管,包括:在第一导电类型的第一半导体区域中彼此间隔开形成的第二导电类型的第一源极区域和第一漏极区域; 第一绝缘膜,电荷存储膜,第二绝缘膜和控制栅极,并且形成在第一源极区域和第一漏极区域之间的第一半导体区域上; 传输晶体管,包括:在第一导电类型的第二半导体区域中彼此成一定距离地形成的第二导电类型的第二源极区域和第二漏极区域; 第三绝缘膜,栅极电极,并且形成在第二源极区域和第二漏极区域之间的第二半导体区域上,栅极电连接到第一漏极区域; 以及用于将衬底偏压施加到第一和第二半导体区域的电极。

    NONVOLATILE PROGRAMMABLE LOGIC SWITCH
    2.
    发明申请
    NONVOLATILE PROGRAMMABLE LOGIC SWITCH 有权
    非易失性可编程逻辑开关

    公开(公告)号:US20120243336A1

    公开(公告)日:2012-09-27

    申请号:US13240087

    申请日:2011-09-22

    IPC分类号: G11C16/10 H01L29/792

    摘要: An aspect of the present embodiment, there is provided a nonvolatile programmable logic switch including a first memory cell transistor, a second memory cell transistor, a pass transistor and a first substrate electrode applying a substrate voltage to the pass transistor, wherein a writing voltage is applied to the first wiring, a first voltage is applied to one of a second wiring and a third wiring and a second voltage which is lower than the first voltage is applied to the other of the second wiring and the third wiring, and the first substrate voltage which is higher than the second voltage and lower than the first voltage is applied to a well of the pass transistor, when data is written into the first memory cell transistor or the second memory cell transistor.

    摘要翻译: 本实施例的一个方面提供了一种非易失性可编程逻辑开关,包括第一存储单元晶体管,第二存储单元晶体管,传输晶体管和向该通过晶体管施加衬底电压的第一衬底电极,其中写入电压为 施加到第一布线,第一电压施加到第二布线和第三布线中的一个,并且低于第一电压的第二电压施加到第二布线和第三布线中的另一布线,第一基板 当数据被写入第一存储单元晶体管或第二存储单元晶体管时,高于第二电压并低于第一电压的电压被施加到传输晶体管的阱。