-
公开(公告)号:US20190139830A1
公开(公告)日:2019-05-09
申请号:US15802795
申请日:2017-11-03
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong XIE , Minoli K. PATHIRANE , Chanro PARK , Guillaume BOUCHE , Nigel CAVE , Mahender KUMAR , Min Gyu SUNG , Huang LIU , Hui ZANG
IPC: H01L21/8234 , H01L27/092 , H01L27/088 , H01L29/06 , H01L21/768 , H01L21/311 , H01L21/02 , H01L29/78
Abstract: Fin field effect transistors (FinFETs) and their methods of manufacture include a self-aligned gate isolation layer. A method of forming the FinFETs includes the formation of sacrificial spacers over fin sidewalls, and the formation of an isolation layer between adjacent fins at self-aligned locations between the sacrificial spacers. An additional layer such as a sacrificial gate layer is formed over the isolation layer, and photolithography and etching techniques are used to cut, or segment, the additional layer to define a gate cut opening over the isolation layer. The gate cut opening is backfilled with a dielectric material, and the backfilled dielectric and the isolation layer cooperate to separate neighboring sacrificial gates and hence the later-formed functional gates associated with respective devices.
-
公开(公告)号:US20180233412A1
公开(公告)日:2018-08-16
申请号:US15433188
申请日:2017-02-15
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong XIE , Daniel CHANEMOUGAME , Lars LIEBMANN , Nigel CAVE
IPC: H01L21/8234 , H01L21/285 , H01L27/088 , H01L29/78
CPC classification number: H01L21/823425 , H01L21/28518 , H01L21/823431 , H01L21/823475 , H01L27/0886 , H01L29/785 , H01L2029/7858
Abstract: A method of forming a logic or memory cell with less than or equal to 0 nm of TS extending past the active fins and the resulting device are provided. Embodiments include forming gates across pairs of fins on a substrate; forming pairs of RSD between the gates on the fins; forming a planar SAC cap on each of the gates; forming a metal layer over the substrate coplanar with the SACs; forming a TS structure in the metal layer over the fins, the TS structure formed over the pairs of RSD, each upper portion having a width equal to or less than an overall width of a pair of fins; forming spacers on opposite sides of the upper portions; removing the metal layer between adjacent spacers; forming an ILD over the substrate; and forming a CA on each upper portion and a CB on a gate through the ILD.
-