GATE TUNNEL CURRENT-TRIGGERED SEMICONDUCTOR CONTROLLED RECTIFIER

    公开(公告)号:US20240266422A1

    公开(公告)日:2024-08-08

    申请号:US18166041

    申请日:2023-02-08

    CPC classification number: H01L29/7455

    Abstract: Disclosed structures include a semiconductor controlled rectifier or bi-directional semiconductor controlled rectifier with a trigger voltage (Vtrig) that is tunable. Some structures include a semiconductor controlled rectifier with an Nwell and Pwell in a semiconductor layer, with a P-type diffusion region in the Nwell, and with an N-type diffusion region in the Pwell. Gate(s) on the well(s) are separated from the junction between the wells and from the diffusion regions. Other structures include a bidirectional semiconductor controlled rectifier with a Pwell between first and second Nwells in a semiconductor layer, with first P-type and N-type diffusion regions in the first Nwell, and with second P-type and N-type diffusion regions in the second Nwell. Gate(s) on the well(s) are separated from junctions between the Nwells and the Pwell and from any diffusion regions. In these structures, the gate(s) can be left floating or biased to tune Vtrig using gate leakage current.

    INTEGRATED CIRCUIT STRUCTURES WITH CONDUCTIVE PATHWAY THROUGH RESISTIVE SEMICONDUCTOR MATERIAL

    公开(公告)号:US20230395590A1

    公开(公告)日:2023-12-07

    申请号:US17805697

    申请日:2022-06-07

    CPC classification number: H01L27/0262

    Abstract: An integrated circuit (IC) structure with a conductive pathway through resistive semiconductor material, e.g., for bipolar transistors, is provided. The IC structure may include a resistive semiconductor material having a first end coupled to a first doped semiconductor material. The first doped semiconductor material has a first doping type. A doped well may be coupled to a second end of the resistive semiconductor material. The doped well has a second doping type opposite the first doping type. A second doped semiconductor material is coupled to the doped well and has the first doping type. The resistive semiconductor material is within a conductive pathway from the first doped semiconductor material to the second doped semiconductor material.

    SEMICONDUCTOR-CONTROLLED RECTIFIER WITH LOW TRIGGER VOLTAGE FOR ELECTROSTATIC DISCHARGE PROTECTION

    公开(公告)号:US20230197707A1

    公开(公告)日:2023-06-22

    申请号:US17554222

    申请日:2021-12-17

    CPC classification number: H01L27/0248 H01L27/1207 H01L29/7436

    Abstract: Disclosed are embodiments of a semiconductor structure that includes a semiconductor-controlled rectifier (e.g., for electrostatic discharge (ESD) protection). The SCR can be readily integrated into advanced semiconductor-on-insulator processing technology platforms (e.g., a fully depleted silicon-on-insulator (FDSOI) processing technology platform) that employ hybrid semiconductor substrates (i.e., semiconductor substrates with both bulk semiconductor and semiconductor-on-insulator regions) and is configured with an on-Pwell semiconductor-on-insulator gate structure that is tied to an anode terminal to effectively lower the SCR trigger voltage. To further lower the trigger voltage of the SCR, the Pwell on which the gate structure sits may be made narrower than the gate structure and/or the doping profile of the Pwell on which the gate structure sits may be graded (e.g., P to P- closer to insulator layer). Additionally, to minimize parasitic capacitance, the gate structure may be shorter in length than contact regions parallel and adjacent thereto.

    INTEGRATED CIRCUIT STRUCTURE IN POROUS SEMICONDUCTOR REGION AND METHOD TO FORM SAME

    公开(公告)号:US20240290776A1

    公开(公告)日:2024-08-29

    申请号:US18173313

    申请日:2023-02-23

    CPC classification number: H01L27/0262 H01L29/87

    Abstract: Embodiments of the disclosure provide a structure including a semiconductor substrate. The semiconductor substrate includes a porous semiconductor region, the porous semiconductor region including a cavity. The cavity includes a semiconductor layer therein. The porous semiconductor further includes a device. The device includes a first well at least partially in the semiconductor layer and a second well at least partially in the semiconductor layer and positioned laterally immediately adjacent the first well. The device further includes a first doped region abutting the first well; and a second doped region abutting the second well, wherein the first well and the second doped region have a first type conductivity and the second well and the first doped region having a second type conductivity that is different from the first type conductivity.

    STRUCTURE AND METHOD FOR CONTROLLING ELECTROSTATIC DISCHARGE (ESD) EVENT IN RESISTOR-CAPACITOR CIRCUIT

    公开(公告)号:US20220131369A1

    公开(公告)日:2022-04-28

    申请号:US17082182

    申请日:2020-10-28

    Abstract: Embodiments of the disclosure provide a circuit structure and method to control electrostatic discharge (ESD) events in a resistor-capacitor (RC) circuit. Circuit structures according to the disclosure may include a trigger transistor coupled in parallel with the RC circuit, and a gate terminal coupled to part of the RC circuit. A mirror transistor coupled in parallel with the RC circuit transmits a current that is less than a current through the trigger transistor. A snapback device has a gate terminal coupled to a source or drain of the mirror transistor, and a pair of anode/cathode terminals coupled in parallel with the RC circuit. A current at the gate terminal of the snapback device, derived from current in the mirror transistor, controls an anode/cathode current flow in the snapback device.

Patent Agency Ranking