DIRECT MEMORY ACCESS WITH CONVERSION OR REVERSE CONVERSION OF DATA
    2.
    发明申请
    DIRECT MEMORY ACCESS WITH CONVERSION OR REVERSE CONVERSION OF DATA 审中-公开
    直接存储数据访问转换或反转数据

    公开(公告)号:US20150350301A1

    公开(公告)日:2015-12-03

    申请号:US14813232

    申请日:2015-07-30

    Applicant: HITACHI, LTD.

    Abstract: The transfer data amount between a server and storage is effectively reduced, and the broadband of an effective band between the server and the storage is realized. An interface device is located in a server module, and, when receiving a read request issued by a server processor, transmits a read command based on the read request to a storage processor. In a case where a reverse-conversion instruction to cause the interface device to perform reverse conversion of post-conversion object data acquired by converting object data of the read request is received from the storage processor, DMA to transfer post-conversion object data stored in the transfer source address on a storage memory to the transfer destination address on the server memory while reverse-converting the post-conversion object data is performed.

    Abstract translation: 有效降低了服务器与存储器之间的传输数据量,实现了服务器与存储之间的有效带宽。 接口设备位于服务器模块中,并且当接收到由服务器处理器发出的读取请求时,将读取的请求发送到存储处理器。 在从存储处理器接收到通过转换被读取请求的对象数据而获取的转换后对象数据进行反向转换的反向转换指令的DMA来传送存储在存储器中的转换后对象数据 执行在存储存储器上的转移源地址到服务器存储器上的传送目的地地址,同时反转转换后转换对象数据。

    DRAM HAVING SDRAM INTERFACE AND FLASH MEMORY CONSOLIDATED MEMORY MODULE
    4.
    发明申请
    DRAM HAVING SDRAM INTERFACE AND FLASH MEMORY CONSOLIDATED MEMORY MODULE 有权
    具有SDRAM接口和闪存存储器集成存储器模块的DRAM

    公开(公告)号:US20150347032A1

    公开(公告)日:2015-12-03

    申请号:US14759504

    申请日:2013-03-27

    Applicant: HITACHI, LTD.

    Abstract: In methods connecting a memory module configured from DRAM, which is high-speed memory, and a memory module configured from flash memory which is slower than DRAM but is high-capacity memory, to a CPU memory bus, in the case of sequential reading, the busy rate of the CPU memory bus increases, and performance degradation occurs easily. In the present invention, an information processing device has a CPU, a CPU memory bus, and a primary storage device. The primary storage device has a first memory module and a second memory module. The first memory module has high-speed memory. The second memory module has memory having the same memory interface as that of the high-speed memory, high-capacity memory having a different memory interface from that of the high-speed memory, and a controller that controls same. The first memory module and second memory module are caused to be accessed by the memory interface of the high-speed memory.

    Abstract translation: 在将由DRAM构成的存储器模块(即高速存储器)和由比DRAM慢的高容量存储器的闪速存储器构成的存储器模块连接到CPU存储器总线的方法中,在顺序读取的情况下, CPU内存总线的繁忙速度增加,容易发生性能下降。 在本发明中,信息处理装置具有CPU,CPU存储器总线和主存储装置。 主存储装置具有第一存储器模块和第二存储器模块。 第一个内存模块具有高速内存。 第二存储器模块具有与高速存储器相同的存储器接口的存储器,具有与高速存储器的存储器接口不同的存储器接口的高容量存储器,以及控制器。 使第一存储器模块和第二存储器模块被高速存储器的存储器接口访问。

Patent Agency Ranking