-
公开(公告)号:US20230145856A1
公开(公告)日:2023-05-11
申请号:US18072368
申请日:2022-11-30
Applicant: INTEL CORPORATION
Inventor: JOSHUA FENDER , UTKARSH Y. KAKAIYA , MOHAN NAIR , BRAIN MORRIS , PRATIK MAROLIA
IPC: H04L67/562 , G06F11/14 , G06F1/3206 , G06F21/54 , G06F1/324 , G06F21/74 , H04L69/12 , G06F1/20
CPC classification number: H04L67/562 , G06F11/1441 , G06F1/3206 , G06F21/54 , G06F1/324 , G06F21/74 , H04L69/12 , G06F1/206 , G06F21/76
Abstract: Various embodiments are generally directed to securing systems that include hardware accelerators, such as FPGA-based accelerators, and privileged system components. Some embodiments may provide a security broker. In various embodiments, the security broker may provide interfaces between the hardware accelerator and the privileged component. Some embodiments may receive an instruction from the hardware accelerator targeting the privileged component, and validate the instruction based on a configuration. In some embodiments, upon determining the instruction is not validated, the instruction is restricted from further processing.