-
公开(公告)号:US20200273750A1
公开(公告)日:2020-08-27
申请号:US16874146
申请日:2020-05-14
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L21/8234 , H01L21/56 , H01L21/78 , H01L23/495 , H01L21/762 , H01L21/768 , H01L23/48 , H01L25/065
Abstract: In an embodiment, a composite semiconductor substrate includes a first polymer layer and a plurality of semiconductor dies having a first surface, a second surface opposing the first surface, side faces extending between the first surface and the second surface and a first metallization structure on the first surface. Edge regions of the first surface and at least portions of the side faces are embedded in the first polymer layer. At least one metallic region of the first metallization structure is exposed from the first polymer layer. A second metallization structure is arranged on the second surface of the plurality of semiconductor dies. A second polymer layer is arranged on edge regions of the second surface of the plurality of semiconductor dies and on the first polymer layer in regions between the side faces of neighbouring ones of the plurality of semiconductor dies.
-
公开(公告)号:US11302579B2
公开(公告)日:2022-04-12
申请号:US16874146
申请日:2020-05-14
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L23/48 , H01L21/8234 , H01L21/56 , H01L21/78 , H01L23/495 , H01L21/762 , H01L21/768 , H01L25/065 , H01L23/31
Abstract: In an embodiment, a composite semiconductor substrate includes a first polymer layer and a plurality of semiconductor dies having a first surface, a second surface opposing the first surface, side faces extending between the first surface and the second surface and a first metallization structure on the first surface. Edge regions of the first surface and at least portions of the side faces are embedded in the first polymer layer. At least one metallic region of the first metallization structure is exposed from the first polymer layer. A second metallization structure is arranged on the second surface of the plurality of semiconductor dies. A second polymer layer is arranged on edge regions of the second surface of the plurality of semiconductor dies and on the first polymer layer in regions between the side faces of neighbouring ones of the plurality of semiconductor dies.
-
公开(公告)号:US11848237B2
公开(公告)日:2023-12-19
申请号:US17678619
申请日:2022-02-23
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L23/48 , H01L21/8234 , H01L21/56 , H01L21/78 , H01L23/495 , H01L21/762 , H01L21/768 , H01L25/065 , H01L23/31
CPC classification number: H01L21/8234 , H01L21/561 , H01L21/762 , H01L21/76873 , H01L21/78 , H01L23/481 , H01L23/49562 , H01L25/0655 , H01L23/3114 , H01L23/3135 , H01L2224/06181 , H01L2224/16245 , H01L2224/48091 , H01L2224/48247 , H01L2224/48465 , H01L2224/73257 , H01L2924/181 , H01L2224/48091 , H01L2924/00014 , H01L2924/181 , H01L2924/00012 , H01L2224/48465 , H01L2224/48247 , H01L2924/00
Abstract: An electronic component includes a semiconductor device including a semiconductor die including a first surface, the first surface including a first metallization structure and edge regions surrounding the first metallization structure, a second surface opposing the first surface and including a second metallization structure, and side faces extending between the first surface and the second surface, wherein the edge regions of the first surface and portions of the side faces are covered by a first polymer layer, wherein the electronic component further includes a plurality of leads and a plastic housing composition, wherein the first metallization structure is coupled to a first lead and the second metallization structure is coupled to a second lead of the plurality of leads.
-
4.
公开(公告)号:US10672664B2
公开(公告)日:2020-06-02
申请号:US16081236
申请日:2017-02-27
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L21/78 , H01L21/8234 , H01L21/56 , H01L23/495 , H01L21/762 , H01L21/768 , H01L23/48 , H01L25/065 , H01L23/31
Abstract: In an embodiment, a method includes forming at least one trench in non-device regions of a first surface of a semiconductor wafer, the non-device regions being arranged between component positions, the component positions including device regions and a first metallization structure, applying a first polymer layer to the first surface of a semiconductor wafer such that the trenches and edge regions of the component positions are covered with the first polymer layer and such that at least a portion of the first metallization structure is uncovered by the first polymer layer, removing portions of a second surface of the semiconductor wafer, the second surface opposing the first surface, revealing portions of the first polymer layer in the non-device regions and producing a worked second surface and inserting a separation line through the first polymer layer in the non-device regions to form a plurality of separate semiconductor dies.
-
公开(公告)号:US20220181211A1
公开(公告)日:2022-06-09
申请号:US17678619
申请日:2022-02-23
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L21/8234 , H01L21/56 , H01L21/78 , H01L23/495 , H01L21/762 , H01L21/768 , H01L23/48 , H01L25/065
Abstract: An electronic component includes a semiconductor device including a semiconductor die including a first surface, the first surface including a first metallization structure and edge regions surrounding the first metallization structure, a second surface opposing the first surface and including a second metallization structure, and side faces extending between the first surface and the second surface, wherein the edge regions of the first surface and portions of the side faces are covered by a first polymer layer, wherein the electronic component further includes a plurality of leads and a plastic housing composition, wherein the first metallization structure is coupled to a first lead and the second metallization structure is coupled to a second lead of the plurality of leads.
-
6.
公开(公告)号:US20190088550A1
公开(公告)日:2019-03-21
申请号:US16081236
申请日:2017-02-27
Applicant: Infineon Technologies AG
Inventor: Paul Ganitzer , Carsten von Koblinski , Thomas Feil , Gerald Lackner , Jochen Mueller , Martin Poelzl , Tobias Polster
IPC: H01L21/8234 , H01L21/768 , H01L21/762 , H01L21/56 , H01L23/48 , H01L25/065
Abstract: In an embodiment, a method includes forming at least one trench in non-device regions of a first surface of a semiconductor wafer, the non-device regions being arranged between component positions, the component positions including device regions and a first metallization structure, applying a first polymer layer to the first surface of a semiconductor wafer such that the trenches and edge regions of the component positions are covered with the first polymer layer and such that at least a portion of the first metallization structure is uncovered by the first polymer layer, removing portions of a second surface of the semiconductor wafer, the second surface opposing the first surface, revealing portions of the first polymer layer in the non-device regions and producing a worked second surface and inserting a separation line through the first polymer layer in the non-device regions to form a plurality of separate semiconductor dies.
-
-
-
-
-