-
公开(公告)号:US11211324B2
公开(公告)日:2021-12-28
申请号:US16574308
申请日:2019-09-18
Applicant: Intel Corporation
Inventor: Mohit K. Haran , Daniel James Bahr , Deepak S. Rao , Marvin Young Paik , Seungdo An , Debashish Basu , Kilhyun Bang , Jason W. Klaus , Reken Patel , Charles Henry Wallace , James Jeong , Ruth Amy Brain
IPC: H01L23/522 , H01L21/768 , H01L23/528 , H01L23/532
Abstract: An example via contact patterning method includes providing a pattern of alternating trench contacts and gates over a support structure. For each pair of adjacent trench contacts and gates, a trench contact is electrically insulated from an adjacent gate by a dielectric material and/or multiple layers of different dielectric materials, and the gates are recessed with respect to the trench contacts. The method further includes wrapping a protective layer of one or more dielectric materials, and a sacrificial helmet material on top of the trench contacts to protect them during the via contact patterning and etch processes for forming via contacts over one or more gates. Such a method may advantageously allow increasing the edge placement error margin for forming via contacts of metallization stacks.
-
公开(公告)号:US10319625B2
公开(公告)日:2019-06-11
申请号:US15772711
申请日:2015-12-22
Applicant: Intel Corporation
Inventor: Paul A. Nyhus , Mohit K. Haran , Charles H. Wallace , Robert M. Bigwood , Deepak S. Rao , Alexander F. Kaplan
IPC: H01L21/768 , H01L21/033 , H01L21/311
Abstract: Via CD control for BEOL interconnects is described. For example, a method of fabricating an interconnect structure includes forming a lower metallization layer comprising alternating metal lines and dielectric lines above a substrate. The method also includes forming an inter-layer dielectric layer above the metallization layer. The method also includes forming a first grating pattern above the inter-layer dielectric layer, orthogonal to the alternating metal lines and dielectric lines of the lower metallization layer. The method also includes forming a second grating pattern above the first grating pattern. The method also includes patterning the inter-layer dielectric layer using the first grating pattern and the second grating pattern to form via locations and line regions in the inter-layer dielectric layer. The method also includes forming metal vias and metal lines in the via locations and line regions, respectively, of the inter-layer dielectric layer.
-
公开(公告)号:US11652045B2
公开(公告)日:2023-05-16
申请号:US17511656
申请日:2021-10-27
Applicant: Intel Corporation
Inventor: Mohit K. Haran , Daniel James Bahr , Deepak S. Rao , Marvin Young Paik , Seungdo An , Debashish Basu , Kilhyun Bang , Jason W. Klaus , Reken Patel , Charles Henry Wallace , James Jeong , Ruth Amy Brain
IPC: H01L23/522 , H01L21/768 , H01L23/528 , H01L23/532
CPC classification number: H01L23/5226 , H01L21/76877 , H01L23/5283 , H01L23/5329
Abstract: An example via contact patterning method includes providing a pattern of alternating trench contacts and gates over a support structure. For each pair of adjacent trench contacts and gates, a trench contact is electrically insulated from an adjacent gate by a dielectric material and/or multiple layers of different dielectric materials, and the gates are recessed with respect to the trench contacts. The method further includes wrapping a protective layer of one or more dielectric materials, and a sacrificial helmet material on top of the trench contacts to protect them during the via contact patterning and etch processes for forming via contacts over one or more gates. Such a method may advantageously allow increasing the edge placement error margin for forming via contacts of metallization stacks.
-
公开(公告)号:US20210082805A1
公开(公告)日:2021-03-18
申请号:US16574308
申请日:2019-09-18
Applicant: Intel Corporation
Inventor: Mohit K. Haran , Daniel James Bahr , Deepak S. Rao , Marvin Young Paik , Seungdo An , Debashish Basu , Kilhyun Bang , Jason W. Klaus , Reken Patel , Charles Henry Wallace , James Jeong , Ruth Amy Brain
IPC: H01L23/522 , H01L23/532 , H01L23/528 , H01L21/768
Abstract: An example via contact patterning method includes providing a pattern of alternating trench contacts and gates over a support structure. For each pair of adjacent trench contacts and gates, a trench contact is electrically insulated from an adjacent gate by a dielectric material and/or multiple layers of different dielectric materials, and the gates are recessed with respect to the trench contacts. The method further includes wrapping a protective layer of one or more dielectric materials, and a sacrificial helmet material on top of the trench contacts to protect them during the via contact patterning and etch processes for forming via contacts over one or more gates. Such a method may advantageously allow increasing the edge placement error margin for forming via contacts of metallization stacks.
-
-
-