-
公开(公告)号:US20220157735A1
公开(公告)日:2022-05-19
申请号:US17586672
申请日:2022-01-27
Applicant: Intel Corporation
Inventor: Flavio GRIGGIO , Philip YASHAR , Anthony V. MULE , Gopinath TRICHY , Gokul MALYAVANATHAM
IPC: H01L23/532 , H01L21/768 , H01L21/02 , H01L27/02 , H01L23/522 , H01L23/528
Abstract: An integrated circuit includes: a front end of line (FEOL) circuit including a transistor; and a back end of line circuit above the FEOL circuit and including insulator material having an interconnect feature therein. The interconnect feature includes: a core including copper; a first layer between the insulator material and the core, the first layer being distinct from the core; a second layer between the first layer and the core, the second layer being distinct from the first layer and the core, the second layer including a first metal and a second metal different from the first metal; and a capping member on the core and the second layer, the capping member including the second metal. In an embodiment, the first metal and the second metal are part of a solid solution in the second layer. In an embodiment, the first metal is ruthenium and the second metal is cobalt.
-
公开(公告)号:US20220068802A1
公开(公告)日:2022-03-03
申请号:US17133080
申请日:2020-12-23
Applicant: Intel Corporation
Inventor: Atul MADHAVAN , Gokul MALYAVANATHAM , Philip YASHAR , Mark KOEPER , Bharath BANGALORE RAJEEVA , Krishna T. MARLA , Umang DESAI , Harry B. RUSSELL
IPC: H01L23/522 , H01L23/532 , H01L21/768
Abstract: Embodiments of the disclosure are in the field of integrated circuit structure fabrication. In an example, an integrated circuit structure includes a first conductive interconnect line in a first inter-layer dielectric (ILD) layer above a substrate, a second conductive interconnect line in a second ILD layer above the first ILD layer, and a conductive via coupling the first conductive interconnect line and the second conductive interconnect line, the conductive via having a single, nitrogen-free tantalum (Ta) barrier layer. In another example, a method of fabricating an integrated circuit structure includes forming a partial trench in an inter-layer dielectric (ILD layer, the ILD layer on an etch stop layer, etching a hanging via that lands on the etch stop layer, and performing a breakthrough etch through the etch stop layer to form a trench and via opening in the ILD layer and the etch stop layer.
-
公开(公告)号:US20200303623A1
公开(公告)日:2020-09-24
申请号:US16358671
申请日:2019-03-19
Applicant: Intel Corporation
Inventor: Christopher WIEGAND , Gokul MALYAVANATHAM , Oleg GOLONZKA
Abstract: An apparatus includes a first interconnect structure above a substrate, a memory device above and coupled with the first interconnect structure in a memory region. The memory device includes a non-volatile memory element, an electrode on the non-volatile memory element, and a metallization structure on a portion of the electrode. The apparatus further includes a second interconnect structure in a logic region above the substrate, where the second interconnect structure is laterally distant from the first interconnect structure. The logic region further includes a second metallization structure coupled to the second interconnect structure and a conductive structure between the second metallization structure and the second interconnect structure. The apparatus further includes a dielectric spacer that extends from the memory device to the conductive structure.
-
-