-
公开(公告)号:US20250113586A1
公开(公告)日:2025-04-03
申请号:US18374929
申请日:2023-09-29
Applicant: Intel Corporation
Inventor: Rahul PANDEY , Yang CAO , Rahul RAMAMURTHY , Jubin NATHAWAT , Michael L. HATTENDORF , Jae HUR , Anant H. JAHAGIRDAR , Steven R. NOVAK , Tao CHU , Yanbin LUO , Minwoo JANG , Paul A. PACKAN , Owen Y. LOH , David J. TOWNER
IPC: H01L29/51 , H01L21/3115 , H01L29/40 , H01L29/78
Abstract: An integrated circuit structure comprises a fin extending from a substrate, the fin comprising source and drain regions, and a channel region between the source and drain regions. A multilayer high-k gate stack comprising a plurality of materials extends conformally over the fin over the channel region. A gate electrode is over and on a topmost material in the multilayer high-k gate stack. Fluorine is implanted in the substrate beneath the multilayer high-k gate stack or in the plurality of materials comprising the multilayer high-k gate stack.