Multi-Fin Component Arrangement and Method for Manufacturing a Multi-Fin Component Arrangement
    2.
    发明申请
    Multi-Fin Component Arrangement and Method for Manufacturing a Multi-Fin Component Arrangement 审中-公开
    多翅片组件布置和制造多鳍组件布置的方法

    公开(公告)号:US20080283925A1

    公开(公告)日:2008-11-20

    申请号:US12124369

    申请日:2008-05-21

    IPC分类号: H01L27/088 H01L21/82

    摘要: In a first embodiment, a multi-fin component arrangement has a plurality of multi-fin component partial arrangements. Each of the multi-fin component partial arrangements has a plurality of electronic components, which electronic components have a multi-fin structure. At least one multi-fin component partial arrangement has at least one dummy structure, which at least one dummy structure is formed between at least two of the electronic components formed in the at least one multi-fin component partial arrangement. The dummy structure is formed in such a way that electrical characteristics of the electronic components formed in the multi-fin component partial arrangements are adapted to one another.

    摘要翻译: 在第一实施例中,多翅片部件布置具有多个多翅片部件部分布置。 多片组件部分布置中的每一个具有多个电子部件,该电子部件具有多鳍结构。 至少一个多翅片部件部分布置具有至少一个虚拟结构,在形成于至少一个多翅片部件部分布置中的至少两个电子部件之间形成至少一个虚拟结构。 虚拟结构形成为使得形成在多翅片部件部分布置中的电子部件的电特性彼此适配。

    SEMICONDUCTOR CIRCUIT ARRANGEMENT AND ASSOCIATED METHOD FOR TEMPERATURE DETECTION
    3.
    发明申请
    SEMICONDUCTOR CIRCUIT ARRANGEMENT AND ASSOCIATED METHOD FOR TEMPERATURE DETECTION 审中-公开
    半导体电路布置及相关的温度检测方法

    公开(公告)号:US20110013668A1

    公开(公告)日:2011-01-20

    申请号:US12888528

    申请日:2010-09-23

    IPC分类号: G01K7/01 H01L29/74 H01L27/06

    摘要: A semiconductor circuit arrangement and a method for temperature detection is disclosed. One embodiment includes a semiconductor substrate, on which is formed a first insulating layer and thereon a thin active semiconductor region, which is laterally delimited by a second insulating layer. In the active semiconductor region, a first and second doping zone are formed on the surface of the first insulating layer for the definition of a channel zone, wherein there is formed at the surface of the channel zone a gate dielectric and thereon a control electrode for the realization of a field effect transistor. In the active semiconductor region, a diode doping zone is formed on the surface of the first insulating layer, which zone realizes a measuring diode via a diode side area with the first or second doping zone and is delimited by the second insulating layer at its further side areas.

    摘要翻译: 公开了半导体电路装置和温度检测方法。 一个实施例包括半导体衬底,其上形成有由第二绝缘层横向界定的第一绝缘层和其上的薄的有源半导体区域。 在有源半导体区域中,在第一绝缘层的表面上形成第一和第二掺杂区,用于定义沟道区,其中在沟道区的表面形成栅极电介质,并且在其上形成控制电极 实现场效应晶体管。 在有源半导体区域中,在第一绝缘层的表面上形成二极管掺杂区,该区通过具有第一或第二掺杂区的二极管侧区实现测量二极管,并且在其另外的第二绝缘层处限定第二绝缘层 边区。

    CMOS circuit arrangement
    4.
    发明授权
    CMOS circuit arrangement 有权
    CMOS电路布置

    公开(公告)号:US07342421B2

    公开(公告)日:2008-03-11

    申请号:US10573362

    申请日:2004-09-17

    IPC分类号: H03K19/096 H03K19/20

    摘要: In an embodiment of the invention, a CMOS circuit arrangement is provided. The CMOS circuit arrangement includes a PMOS logic circuit providing a logic function, having PMOS field effect transistors, wherein a first operating potential is fed to an input of a PMOS logic circuit, an NMOS logic circuit providing the logic function, having NMOS field effect transistors, a first clock transistor, the first source/drain terminal of which is coupled to an input of the NMOS logic circuit, wherein a clock signal is applied to the gate terminal of the first clock transistor, and wherein a second operating potential is fed to the second source/drain terminal. An output of the PMOS logic circuit and an output of the NMOS logic circuit are coupled to one another. Furthermore, an inverter circuit is coupled to the output of the PMOS logic circuit and to the output of the NMOS logic circuit. At least a portion of the NMOS field effect transistors of the NMOS logic circuit have a first threshold voltage and at least a portion of the PMOS field effect transistors of the PMOS logic circuit have a third threshold voltage. The first clock transistor has a second threshold voltage. The first threshold voltage is lower than the second threshold voltage.

    摘要翻译: 在本发明的实施例中,提供了一种CMOS电路装置。 CMOS电路装置包括提供具有PMOS场效应晶体管的逻辑功能的PMOS逻辑电路,其中第一工作电位被馈送到PMOS逻辑电路的输入,提供逻辑功能的NMOS逻辑电路,具有NMOS场效应晶体管 ,第一时钟晶体管,其第一源极/漏极端子耦合到NMOS逻辑电路的输入,其中时钟信号被施加到第一时钟晶体管的栅极端子,并且其中第二工作电位被馈送到 第二源极/漏极端子。 PMOS逻辑电路的输出和NMOS逻辑电路的输出彼此耦合。 此外,逆变器电路耦合到PMOS逻辑电路的输出端和NMOS逻辑电路的输出。 NMOS逻辑电路的NMOS场效应晶体管的至少一部分具有第一阈值电压,PMOS逻辑电路的PMOS场效应晶体管的至少一部分具有第三阈值电压。 第一时钟晶体管具有第二阈值电压。 第一阈值电压低于第二阈值电压。

    SEMICONDUCTOR CIRCUIT ARRANGEMENT AND ASSOCIATED METHOD FOR TEMPERATURE DETECTION
    5.
    发明申请
    SEMICONDUCTOR CIRCUIT ARRANGEMENT AND ASSOCIATED METHOD FOR TEMPERATURE DETECTION 审中-公开
    半导体电路布置及相关的温度检测方法

    公开(公告)号:US20070284576A1

    公开(公告)日:2007-12-13

    申请号:US11689886

    申请日:2007-03-22

    IPC分类号: H01L25/07 H01L21/66

    摘要: A semiconductor circuit arrangement and a method for temperature detection is disclosed. One embodiment includes a semiconductor substrate, on which is formed a first insulating layer and thereon a thin active semiconductor region, which is laterally delimited by a second insulating layer. In the active semiconductor region, a first and second doping zone are formed on the surface of the first insulating layer for the definition of a channel zone, wherein there is formed at the surface of the channel zone a gate dielectric and thereon a control electrode for the realization of a field effect transistor. In the active semiconductor region, a diode doping zone is formed on the surface of the first insulating layer, which zone realizes a measuring diode via a diode side area with the first or second doping zone and is delimited by the second insulating layer at its further side areas.

    摘要翻译: 公开了半导体电路装置和温度检测方法。 一个实施例包括半导体衬底,其上形成有由第二绝缘层横向界定的第一绝缘层和其上的薄的有源半导体区域。 在有源半导体区域中,在第一绝缘层的表面上形成第一和第二掺杂区,用于定义沟道区,其中在沟道区的表面形成栅极电介质,并且在其上形成控制电极 实现场效应晶体管。 在有源半导体区域中,在第一绝缘层的表面上形成二极管掺杂区,该区通过具有第一或第二掺杂区的二极管侧区实现测量二极管,并且在其另外的第二绝缘层处限定第二绝缘层 边区。

    Pulse-generator circuit and circuit arrangement
    6.
    发明授权
    Pulse-generator circuit and circuit arrangement 失效
    脉冲发生器电路和电路布置

    公开(公告)号:US07764102B2

    公开(公告)日:2010-07-27

    申请号:US10598811

    申请日:2005-02-16

    IPC分类号: H03K3/356

    CPC分类号: H03K3/356121

    摘要: Pulse-generator circuit for generating an input signal for a flip-flop circuit from a clock-pulse signal and a data signal. The circuit includes a control unit for controlling a clock-pulse field effect transistor, a logic field effect transistor and a feedback field effect transistor. To generate the input signal, the control unit is configured in such a way that the clock-pulse field effect transistor is controlled chronologically after the logic field effect transistor and the feedback field effect transistor, thus generating the flip-flop signal.

    摘要翻译: 用于从时钟脉冲信号和数据信号产生用于触发器电路的输入信号的脉冲发生器电路。 该电路包括用于控制时钟脉冲场效应晶体管的控制单元,逻辑场效应晶体管和反馈场效应晶体管。 为了产生输入信号,控制单元配置成使逻辑场效应晶体管和反馈场效应晶体管按时间顺序控制时钟脉冲场效应晶体管,从而产生触发器信号。

    Pulse-Generator Circuit And Circuit Arrangement
    7.
    发明申请
    Pulse-Generator Circuit And Circuit Arrangement 失效
    脉冲发生器电路和电路布置

    公开(公告)号:US20070279115A1

    公开(公告)日:2007-12-06

    申请号:US10598811

    申请日:2005-02-16

    IPC分类号: H03K3/00

    CPC分类号: H03K3/356121

    摘要: Pulse-generator circuit for generating an input signal for a flip-flop circuit from a clock-pulse signal and a data signal. The circuit includes a control unit for controlling a clock-pulse field effect transistor, a logic field effect transistor and a feedback field effect transistor. To generate the input signal, the control unit is configured in such a way that the clock-pulse field effect transistor is controlled chronologically after the logic field effect transistor and the feedback field effect transistor, thus generating the flip-flop signal.

    摘要翻译: 用于从时钟脉冲信号和数据信号产生用于触发器电路的输入信号的脉冲发生器电路。 该电路包括用于控制时钟脉冲场效应晶体管的控制单元,逻辑场效应晶体管和反馈场效应晶体管。 为了产生输入信号,控制单元配置成使逻辑场效应晶体管和反馈场效应晶体管按时间顺序控制时钟脉冲场效应晶体管,从而产生触发器信号。

    MUGFET ARRAY LAYOUT
    9.
    发明申请
    MUGFET ARRAY LAYOUT 有权
    MUGFET阵列布局

    公开(公告)号:US20080191282A1

    公开(公告)日:2008-08-14

    申请号:US11674060

    申请日:2007-02-12

    IPC分类号: H01L27/11 H01L21/8244

    摘要: A circuit array includes a plurality cells, wherein each cell has at least one group of odd fins. The cells may be arranged in a repeating pattern that includes mirror images of the pattern. A plurality of fin forming regions are provided about which the fins are formed for the dual fin and single fin transistors.

    摘要翻译: 电路阵列包括多个单元,其中每个单元具有至少一组奇数的鳍。 单元可以布置成包括图案的镜像的重复图案。 设置多个翅片形成区域,为双翅片和单翅片晶体管形成翅片。

    Semiconductor circuit arrangement
    10.
    发明授权
    Semiconductor circuit arrangement 有权
    半导体电路布置

    公开(公告)号:US07482663B2

    公开(公告)日:2009-01-27

    申请号:US11653770

    申请日:2007-01-16

    IPC分类号: H01L29/76

    CPC分类号: H01L27/088 H01L27/0207

    摘要: A semiconductor circuit arrangement includes at least one first and a second field effect transistor, where the field effect respectively have at least two active regions with, respectively, a source region, a drain region and an intermediate channel region, the surface of the channel regions having a gate formed on it, insulated by a gate dielectric, for actuating the channeel regions. At least one active region of the second field effect transistor is arranged between the at least two active regions of the first field effect transistor, which results in a reduced mismatch between the two transistors, caused by temperature and local distances.

    摘要翻译: 半导体电路装置包括至少一个第一和第二场效应晶体管,其中场效应分别具有至少两个有源区,分别具有源极区,漏极区和中间沟道区,沟道区的表面 具有形成在其上的栅极,由栅极电介质绝缘,用于致动通道区域。 第二场效应晶体管的至少一个有源区域被布置在第一场效应晶体管的至少两个有源区之间,这导致由温度和局部距离引起的两个晶体管之间的失配减小。