Altering power consumption in communication links based on measured noise

    公开(公告)号:US20060209944A1

    公开(公告)日:2006-09-21

    申请号:US11079952

    申请日:2005-03-15

    IPC分类号: H04B17/00 H03D1/04

    摘要: A method, circuit and system for altering the power consumption in communication links. A type of noise and an amount of jitter in a signal transmitted across a communication link is measured. Upon determining the contribution of the measured noise to the measured jitter in the signal, the measured noise is classified based on such contribution and the intensity of the measured jitter. The power consumption in a component(s) of the communication link may be adjusted based on the classification of the measured noise. For example, if the measured noise is classified as being a low amount of noise, then the power consumption of the component(s) may be reduced such as by lowering the voltage of the power supply and/or reducing the complexity of the circuitry. By reducing the power consumption when the communication link is not subject to the worst-case condition, a savings in power consumption may be made.

    One-sample-per-bit decision feedback equalizer (DFE) clock and data recovery
    2.
    发明申请
    One-sample-per-bit decision feedback equalizer (DFE) clock and data recovery 失效
    单采样每位决策反馈均衡器(DFE)时钟和数据恢复

    公开(公告)号:US20070242741A1

    公开(公告)日:2007-10-18

    申请号:US11405997

    申请日:2006-04-18

    IPC分类号: H03H7/30

    CPC分类号: H04L25/03063

    摘要: Disclosed are a receiver circuit, method and design architecture of a decision feedback equalizer (DFE) Clock-And-Data Recovery (CDR) architecture that utilizes/produces one sample-per-bit in the receiver and reduces bit-error-rate (BER). An integrating receiver is combined with a decision feedback equalizer along with the appropriate (CDR) loop phase detector to maintain a single sample per bit requirement. The incoming voltage is converted to a current and connected to a current summing node. Weighted currents determined by the values of previously detected bits and their respective feedback coefficients are also connected to this node. Additionally, the summed currents is integrated and converted to a voltage. A sampler is utilized to make a bit decision based on the resulting voltage. After sampling, the integrator is reset before analysis of the next bit. The necessary amplification is achieved by maximizing the sensitivity of the latch, using integration in front of the data latch.

    摘要翻译: 公开了一种在接收机中利用/产生一个每位采样的判决反馈均衡器(DFE)时钟和数据恢复(CDR)架构的接收器电路,方法和设计架构,并且降低了误码率(BER )。 集成接收机与决策反馈均衡器以及适当的(CDR)环路相位检测器相结合,以保持每位需求的单个采样。 输入电压被转换为电流并连接到电流求和节点。 由先前检测到的位及其各自的反馈系数的值确定的加权电流也连接到该节点。 另外,总和电流被积分并转换成电压。 采样器用于基于所得到的电压进行位决定。 采样后,积分器在分析下一位之前被复位。 通过使用在数据锁存器前面的积分来最大化锁存器的灵敏度来实现必要的放大。

    Circuit and method for providing automatic adaptation to frequency offsets in high speed serial links
    3.
    发明申请
    Circuit and method for providing automatic adaptation to frequency offsets in high speed serial links 有权
    用于在高速串行链路中提供自动适应频率偏移的电路和方法

    公开(公告)号:US20050195863A1

    公开(公告)日:2005-09-08

    申请号:US10791175

    申请日:2004-03-02

    摘要: Aspects of providing automatic adaptation to frequency offsets in high speed serial links are described. First signals for phase adjusts in a receiver link are adjusted by detecting trends in the first signals to generate second signals, the second signals improving a rate of compensation for the frequency offsets by the phase adjusts. An up/down counter is included for counting signals for phase adjustments by a clock-data-recovery loop of a serial receiver. An adder is coupled to the up/down counter and outputs accumulated data indicative of a trend in the phase adjustments. Combinatorial logic coupled to the adder adapts the signals based on the accumulated data.

    摘要翻译: 描述了在高速串行链路中提供对频偏的自动适配的方面。 通过检测第一信号中的趋势来产生第二信号来调整在接收机链路中进行相位调整的第一信号,第二信号通过相位调整来提高对频偏的补偿率。 包括一个向上/向下计数器,用于通过串行接收器的时钟数据恢复环来对信号进行相位调整。 加法器耦合到上/下计数器并输出指示相位调整趋势的累加数据。 耦合到加法器的组合逻辑基于累积数据来适配信号。

    Methods and arrangements for link power reduction
    4.
    发明申请
    Methods and arrangements for link power reduction 有权
    链路功率降低的方法和布置

    公开(公告)号:US20060045224A1

    公开(公告)日:2006-03-02

    申请号:US10915790

    申请日:2004-08-11

    IPC分类号: H04L7/00

    摘要: Methods and arrangements to determine phase adjustments for a sampling clock of a clock and data recovery (CDR) loop based upon subsets of data samples, or values, derived from an incoming data signal are disclosed. In particular, embodiments extend the CDR loop by slowing the clock rate with respect to the sampling clock. For instance, the slower clock rate may be implemented by dividing the frequency of the sampling clock by a number such as 128, slowing a sampling clock frequency designed to handle multiple gigabits per second (Gbps) to a frequency of less than one kilohertz (Khz). In addition to the reduced power consumption realized by operating at a lower frequency, the slower clock rate allows components of the CDR loop circuitry to operate a lower operating voltage reducing power consumption by the CDR loop even more.

    摘要翻译: 公开了基于从输入数据信号导出的数据样本子集或值的确定时钟和数据恢复(CDR)循环的采样时钟的相位调整的方法和装置。 具体地,实施例通过相对于采样时钟减慢时钟速率来扩展CDR环路。 例如,较慢的时钟速率可以通过将采样时钟的频率除以诸如128的数字来实现,将被设计为处理多吉比特每秒(Gbps)的采样时钟频率减慢到小于1千赫兹的频率(Khz )。 除了通过以较低频率操作实现的降低的功耗之外,较慢的时钟速率允许CDR环路电路的组件操作较低的工作电压,从而降低CDR环路的功耗。

    Clock Data Recovering System with External Early/Late Input
    5.
    发明申请
    Clock Data Recovering System with External Early/Late Input 有权
    具有外部早/晚输入的时钟数据恢复系统

    公开(公告)号:US20080112521A1

    公开(公告)日:2008-05-15

    申请号:US11966438

    申请日:2007-12-28

    IPC分类号: H04L7/00

    摘要: The invention is directed to a clock data recovery system for resampling a clock signal according to an incoming data signal. The clock data recovery system comprises a clock generator for generating the clock signal and a phase adjustment unit for generating sampling phases dependent on a phase adjustment control signal. It also comprises a data sampling unit operable to generate a stream of input samples and an edge detector for generating therefrom an internal early signal and an internal late signal. A phase adjustment control unit is disposed for generating under use of the early signal and the late signal the phase adjustment control signal. The phase adjustment control unit is feedable with an external early/late signal and/or comprises an output for delivering an export early/late signal.

    摘要翻译: 本发明涉及一种用于根据输入数据信号重新采样时钟信号的时钟数据恢复系统。 时钟数据恢复系统包括用于产生时钟信号的时钟发生器和用于根据相位调整控制信号产生采样相位的相位调整单元。 它还包括可操作以产生输入样本流的数据采样单元和用于从其产生内部早期信号和内部迟滞信号的边缘检测器。 设置相位调整控制单元,用于在早期信号的使用下产生相位调整控制信号,并且延迟信号。 相位调整控制单元可以用外部早/晚信号进给,和/或包括用于传送出口早/晚信号的输出。

    Method for determining jitter of a signal in a serial link and high speed serial link
    6.
    发明申请
    Method for determining jitter of a signal in a serial link and high speed serial link 有权
    用于确定串行链路和高速串行链路中的信号抖动的方法

    公开(公告)号:US20050111536A1

    公开(公告)日:2005-05-26

    申请号:US10720974

    申请日:2003-11-24

    IPC分类号: H04B3/46 H04L1/20 H04L25/06

    摘要: The method for determining jitter of a signal in a serial link according to the invention comprising the following steps: First, a section of the signal transmitted via a transmission channel is sampled at different sampling times. The total number of edges in the section is determined. The neighboring sample values are analyzed and from that a statistical value is formed. From the statistical value and the total number of edges a figure of merit is determined. Finally, by means of a look-up table or a jitter-versus-figure of merit curve, the total jitter corresponding to the figure of merit is derived.

    摘要翻译: 根据本发明的用于确定串行链路中的信号的抖动的方法包括以下步骤:首先,经由传输信道发送的信号的一部分在不同的采样时间被采样。 确定该部分中的边缘总数。 分析相邻的样本值,并从中形成统计值。 从统计值和总边缘数确定品质因数。 最后,通过查询表或优点曲线的抖动对数值,推导出与品质因数对应的总抖动。

    Method and system for high frequency clock signal gating
    7.
    发明申请
    Method and system for high frequency clock signal gating 失效
    高频时钟信号门控方法及系统

    公开(公告)号:US20070069793A1

    公开(公告)日:2007-03-29

    申请号:US11235758

    申请日:2005-09-27

    IPC分类号: G06F1/04

    CPC分类号: G06F1/04

    摘要: A differential clock signal gating method and system is provided, wherein a clock buffer circuit control path develops a clock gating signal with a timing relationship to a clock signal. The clock gating signal gates a buffer on the clock buffer circuit controlled path in communication with the clock signal responsive to a first clock signal pulse negative half. The buffer provides second and successive clock signal pulses occurring immediately and sequentially after the first clock signal pulse as a buffer clock signal output to a second buffer stage in a second stage clock path, each having the nominal clock amplitude and the nominal clock pulse width of the clock signal without jitter.

    摘要翻译: 提供了一种差分时钟信号门控方法和系统,其中时钟缓冲器电路控制路径产生与时钟信号的定时关系的时钟门控信号。 时钟门控信号将响应于第一时钟信号脉冲负半部分的与时钟信号通信的时钟缓冲器电路控制路径上的缓冲器门控。 缓冲器提供在第一时钟信号脉冲之后立即和顺序发生的第二和连续时钟信号脉冲,作为输出到第二级时钟路径中的第二缓冲级的缓冲时钟信号,每个具有标称时钟幅度和标称时钟脉冲宽度 时钟信号无抖动。

    Unified digital architecture
    8.
    发明申请

    公开(公告)号:US20060029177A1

    公开(公告)日:2006-02-09

    申请号:US11249851

    申请日:2005-10-13

    IPC分类号: H03D3/24

    摘要: A unified, unidirectional serial link is described for providing data across wired media, such as a chip-to chip or a card-to-card interconnect. It consists of a transmit section and a receive section that are operated as pairs to allow the serial data communication. The serial link is implemented as part of a VLSI ASIC module and derives its power, data and clocking requirements from the host modules. The logic transmitter portion contains a phase locked loop (PLL), a dibit data register, a finite impulse response (FIR) filter and a transmit data register. The phase locked loop comprises both a digital coarse loop and an analog fine loop. The digital receiver portion contains a PLL, an FIR phase rotator, a phase rotator control state machine, and a clock buffer. The transmitter and the receiver each preferably utilize a pseudo-random bit stream (PRBS) generator and checker.

    METHOD AND SYSTEM FOR HIGH FREQUENCY CLOCK SIGNAL GATING
    9.
    发明申请
    METHOD AND SYSTEM FOR HIGH FREQUENCY CLOCK SIGNAL GATING 审中-公开
    高频时钟信号增益的方法与系统

    公开(公告)号:US20070279117A1

    公开(公告)日:2007-12-06

    申请号:US11769408

    申请日:2007-06-27

    IPC分类号: H03K3/00

    CPC分类号: G06F1/04

    摘要: A differential clock signal gating method and system is provided, providing a clock gating signal with a timing relationship to a clock signal and a differential pair current to a buffer differential pair load element. Switching the differential pair current from the load element to a buffer differential pair responsive to a gating signal pulse, the gating signal pulse correlated to a first clock signal pulse, the buffer differential pair buffers a second clock signal pulse occurring immediately and sequentially after the first clock signal pulse and successive clock signal pulses as a buffer clock signal output, the output comprising a plurality of pulses each having the clock signal amplitude and the clock signal pulse width.

    摘要翻译: 提供差分时钟信号门控方法和系统,提供具有与时钟信号的时序关系的时钟选通信号和到缓冲器差分对负载元件的差分对电流。 响应于门控信号脉冲将差分对电流从负载元件切换到缓冲差分对,门控信号脉冲与第一时钟信号脉冲相关,缓冲差分对缓冲在第一时钟信号脉冲之后立即和顺序发生的第二时钟信号脉冲 时钟信号脉冲和连续时钟信号脉冲作为缓冲时钟信号输出,所述输出包括多个脉冲,每个脉冲具有时钟信号幅度和时钟信号脉冲宽度。

    Overshoot reduction in VCO calibration for serial link phase lock loop (PLL)
    10.
    发明申请
    Overshoot reduction in VCO calibration for serial link phase lock loop (PLL) 失效
    用于串行链路锁相环(PLL)的VCO校准过程减少

    公开(公告)号:US20070254613A1

    公开(公告)日:2007-11-01

    申请号:US11411662

    申请日:2006-04-26

    IPC分类号: H04B7/00

    CPC分类号: H03L7/18 H03L7/0891

    摘要: A circuit design, method, and system for tracking VCO calibration without requiring an over-designed divider as in conventional implementation. A filter reset component is added to the inputs of the VCO. A process step is added to the calibration mechanism/process that shorts the filter nodes and thus centers the frequency of the VCO before stepping from one frequency band to the next.

    摘要翻译: 用于跟踪VCO校准的电路设计,方法和系统,而不需要如常规实现中的过度设计的分频器。 滤波器复位分量被添加到VCO的输入端。 在校准机构/过程中添加了一个处理步骤,该校准机构/过程使滤波器节点短路,并因此在从一个频带到下一个频带之前将VCO的频率居中。