Semiconductor device including sub word line driver
    1.
    发明授权
    Semiconductor device including sub word line driver 有权
    半导体器件包括子字线驱动器

    公开(公告)号:US08358535B2

    公开(公告)日:2013-01-22

    申请号:US12911368

    申请日:2010-10-25

    IPC分类号: G11C11/34

    CPC分类号: G11C8/14

    摘要: A semiconductor device includes a sub word line driver. A first sub word line and a second sub word line transmit an operation signal to a memory cell. A main word line optionally sends the operation signal to the first sub word line and the second sub word line. A switching transistor is disposed between the first sub word line and the second sub word line. A gate of the switching transistor is connected the main word line.

    摘要翻译: 半导体器件包括子字线驱动器。 第一子字线和第二子字线将操作信号发送到存储器单元。 主字线可选地将操作信号发送到第一子字线和第二子字线。 开关晶体管设置在第一子字线和第二子字线之间。 开关晶体管的栅极连接主字线。

    SEMICONDUCTOR DEVICE INCLUDING SUB WORD LINE DRIVER
    2.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING SUB WORD LINE DRIVER 有权
    包括子字线驱动器的半导体器件

    公开(公告)号:US20110170344A1

    公开(公告)日:2011-07-14

    申请号:US12911368

    申请日:2010-10-25

    IPC分类号: G11C11/34

    CPC分类号: G11C8/14

    摘要: A semiconductor device includes a sub word line driver. A first sub word line and a second sub word line transmit an operation signal to a memory cell. A main word line optionally sends the operation signal to the first sub word line and the second sub word line. A switching transistor is disposed between the first sub word line and the second sub word line. A gate of the switching transistor is connected the main word line.

    摘要翻译: 半导体器件包括子字线驱动器。 第一子字线和第二子字线将操作信号发送到存储器单元。 主字线可选地将操作信号发送到第一子字线和第二子字线。 开关晶体管设置在第一子字线和第二子字线之间。 开关晶体管的栅极连接主字线。

    Semiconductor devices with peripheral region insertion patterns
    3.
    发明授权
    Semiconductor devices with peripheral region insertion patterns 有权
    具有外围区域插入图案的半导体器件

    公开(公告)号:US08653603B2

    公开(公告)日:2014-02-18

    申请号:US13028691

    申请日:2011-02-16

    摘要: A semiconductor device includes a substrate including a memory cell region and a peripheral region and a field pattern including an insulating region disposed on a nitride liner in a trench in the substrate adjacent an active region. The field pattern and the active region extend in parallel through the cell and peripheral regions. The device also includes a transistor in the peripheral region including a source/drain region in the active region. The device further includes an insertion pattern including an elongate conductive region disposed in the substrate and extending along a boundary between the field pattern and the active region in the peripheral region. Fabrication methods are also described.

    摘要翻译: 半导体器件包括:衬底,其包括存储单元区域和周边区域;以及场图案,其包括设置在邻近有源区域的衬底中的沟槽中的氮化物衬垫上的绝缘区域。 场图案和有源区域通过单元和外围区域并行延伸。 该器件还包括在该周边区域中的晶体管,其包括有源区域中的源极/漏极区域。 该装置还包括插入图案,其包括设置在基板中并沿着外围区域中的场图案和有源区域之间的边界延伸的细长导电区域。 还描述了制造方法。

    SEMICONDUCTOR DEVICES WITH PERIPHERAL REGION INSERTION PATTERNS AND METHODS OF FABRICATING THE SAME
    4.
    发明申请
    SEMICONDUCTOR DEVICES WITH PERIPHERAL REGION INSERTION PATTERNS AND METHODS OF FABRICATING THE SAME 有权
    具有外围区域插入图案的半导体器件及其制造方法

    公开(公告)号:US20110198700A1

    公开(公告)日:2011-08-18

    申请号:US13028691

    申请日:2011-02-16

    摘要: A semiconductor device includes a substrate including a memory cell region and a peripheral region and a field pattern including an insulating region disposed on a nitride liner in a trench in the substrate adjacent an active region. The field pattern and the active region extend in parallel through the cell and peripheral regions. The device also includes a transistor in the peripheral region including a source/drain region in the active region. The device further includes an insertion pattern including an elongate conductive region disposed in the substrate and extending along a boundary between the field pattern and the active region in the peripheral region. Fabrication methods are also described.

    摘要翻译: 半导体器件包括:衬底,其包括存储单元区域和周边区域;以及场图案,其包括设置在邻近有源区域的衬底中的沟槽中的氮化物衬垫上的绝缘区域。 场图案和有源区域通过单元和外围区域并行延伸。 该器件还包括在该周边区域中的晶体管,其包括有源区域中的源极/漏极区域。 该装置还包括插入图案,其包括设置在基板中并沿着外围区域中的场图案和有源区域之间的边界延伸的细长导电区域。 还描述了制造方法。

    Gate electrode and gate contact plug layouts for integrated circuit field effect transistors
    6.
    发明授权
    Gate electrode and gate contact plug layouts for integrated circuit field effect transistors 有权
    用于集成电路场效应晶体管的栅电极和栅极接触插头布局

    公开(公告)号:US09418988B2

    公开(公告)日:2016-08-16

    申请号:US14461202

    申请日:2014-08-15

    摘要: A four transistor layout can include an isolation region that defines an active region, the active region extending along first and second different directions. A common source region of the four transistors extends from a center of the active region along both the first and second directions to define four quadrants of the active region that are outside the common source region. Four drain regions are provided, a respective one of which is in a respective one of the four quadrants and spaced apart from the common source region. Finally, four gate electrodes are provided, a respective one of which is in a respective one of the four quadrants between the common source region and a respective one of the four drain regions. A respective gate electrode includes a vertex and first and second extending portions, the first extending portions extending from the vertex along the first direction and the second extending portions extending from the vertex along the second direction.

    摘要翻译: 四晶体管布局可以包括限定有源区域的隔离区域,有源区域沿第一和第二不同方向延伸。 四个晶体管的共同源极区域从有源区域的中心沿着第一和第二方向延伸,以限定位于公共源极区域外的有源区域的四个象限。 设置四个漏极区,其中的一个位于四个象限中的相应一个中并与公共源极区间隔开。 最后,提供四个栅电极,其中的一个位于公共源极区域和四个漏极区域中的相应一个之间的四个象限中的相应一个中。 相应的栅电极包括顶点和第一和第二延伸部分,第一延伸部分从顶点沿着第一方向延伸,第二延伸部分从顶点沿着第二方向延伸。

    Gate electrode and gate contact plug layouts for integrated circuit field effect transistors
    8.
    发明授权
    Gate electrode and gate contact plug layouts for integrated circuit field effect transistors 有权
    用于集成电路场效应晶体管的栅电极和栅极接触插头布局

    公开(公告)号:US08823113B2

    公开(公告)日:2014-09-02

    申请号:US12984762

    申请日:2011-01-05

    IPC分类号: H01L27/088

    摘要: A four transistor layout can include an isolation region that defines an active region, the active region extending along first and second different directions. A common source region of the four transistors extends from a center of the active region along both the first and second directions to define four quadrants of the active region that are outside the common source region. Four drain regions are provided, a respective one of which is in a respective one of the four quadrants and spaced apart from the common source region. Finally, four gate electrodes are provided, a respective one of which is in a respective one of the four quadrants between the common source region and a respective one of the four drain regions. A respective gate electrode includes a vertex and first and second extending portions, the first extending portions extending from the vertex along the first direction and the second extending portions extending from the vertex along the second direction.

    摘要翻译: 四晶体管布局可以包括限定有源区域的隔离区域,有源区域沿第一和第二不同方向延伸。 四个晶体管的共同源极区域从有源区域的中心沿着第一和第二方向延伸,以限定位于公共源极区域外的有源区域的四个象限。 设置四个漏极区,其中的一个位于四个象限中的相应一个中并与公共源极区间隔开。 最后,提供四个栅电极,其中的一个位于公共源极区域和四个漏极区域中的相应一个之间的四个象限中的相应一个中。 相应的栅电极包括顶点和第一和第二延伸部分,第一延伸部分从顶点沿着第一方向延伸,第二延伸部分从顶点沿着第二方向延伸。

    GATE ELECTRODE AND GATE CONTACT PLUG LAYOUTS FOR INTEGRATED CIRCUIT FIELD EFFECT TRANSISTORS
    9.
    发明申请
    GATE ELECTRODE AND GATE CONTACT PLUG LAYOUTS FOR INTEGRATED CIRCUIT FIELD EFFECT TRANSISTORS 有权
    门电极和门接触电路集成电路场效应晶体管

    公开(公告)号:US20120001271A1

    公开(公告)日:2012-01-05

    申请号:US12984762

    申请日:2011-01-05

    IPC分类号: H01L27/088

    摘要: A four transistor layout can include an isolation region that defines an active region, the active region extending along first and second different directions. A common source region of the four transistors extends from a center of the active region along both the first and second directions to define four quadrants of the active region that are outside the common source region. Four drain regions are provided, a respective one of which is in a respective one of the four quadrants and spaced apart from the common source region. Finally, four gate electrodes are provided, a respective one of which is in a respective one of the four quadrants between the common source region and a respective one of the four drain regions. A respective gate electrode includes a vertex and first and second extending portions, the first extending portions extending from the vertex along the first direction and the second extending portions extending from the vertex along the second direction.

    摘要翻译: 四晶体管布局可以包括限定有源区域的隔离区域,有源区域沿第一和第二不同方向延伸。 四个晶体管的共同源极区域从有源区域的中心沿着第一和第二方向延伸,以限定位于公共源极区域外的有源区域的四个象限。 设置四个漏极区,其中的一个位于四个象限中的相应一个中并与公共源极区间隔开。 最后,提供四个栅电极,其中的一个位于公共源极区域和四个漏极区域中的相应一个之间的四个象限中的相应一个中。 相应的栅电极包括顶点和第一和第二延伸部分,第一延伸部分从顶点沿着第一方向延伸,第二延伸部分从顶点沿着第二方向延伸。

    Coil component, powder-compacted inductor and winding method for coil component
    10.
    发明授权
    Coil component, powder-compacted inductor and winding method for coil component 有权
    线圈组件,粉末压电感器和线圈组件的绕组方法

    公开(公告)号:US08864060B2

    公开(公告)日:2014-10-21

    申请号:US13449976

    申请日:2012-04-18

    摘要: A coil component includes an air-core winding wire portion wound by a wire with a plurality of wound layers by alignment winding, a spiral shaped wound portion in which the wire wound in a spiral shape from an inner edge of an end surface toward an outer edge thereof along the end surface while in contact with the end surface on one side in the axis direction of the winding wire portion, a first lead portion extended and extracted outward from a winding first end point of the spiral shaped wound portion, and a second lead portion extended and extracted outward from a winding second end point at the outer circumference of the winding wire portion.

    摘要翻译: 线圈部件包括由具有通过对准绕组的多个卷绕层的线缠绕的空心绕组线,螺旋形缠绕部分,其中线从端表面的内边缘向外部缠绕成螺旋形状 其沿着所述端面与所述绕线部的轴线方向的一侧的端面接触,从所述螺旋状卷绕部的卷绕的第一端部向外延伸并向外伸出的第一引导部, 引线部分从卷绕线部分的外周上的绕组第二端点向外延伸和提取。