Method for Regulating System Power Using a Power Governor for DRAM in a Multi-Node Computer System
    1.
    发明申请
    Method for Regulating System Power Using a Power Governor for DRAM in a Multi-Node Computer System 失效
    使用多节点计算机系统中的DRAM的功率调节器调节系统电源的方法

    公开(公告)号:US20080065914A1

    公开(公告)日:2008-03-13

    申请号:US11934799

    申请日:2007-11-05

    IPC分类号: G06F1/26

    CPC分类号: G06F1/26 G11C5/14 G11C11/4074

    摘要: A method for regulating system power using a power governor for DRAM in a multi-node computer system regulating memory power consumption of an entire computer system employs a closed ring that connects all the power governors within the system to enable them to work in concert so that each of the power governors has the knowledge of memory activities within the entire system. They then control and limit the memory usage based on a true overall measurement instead of just local measurement. Each nodal power governor has memory command counter, ring number receiver, ring number transmitter, governor activation controller, and memory traffic controller. Each nodal power governor counts the weight of memory command. The degree of limiting actual memory activities can be programmed when the governor is active. Besides, the command priorities can be adjusted in activation too. A hybrid ring structure can be employed with a nodal power structure to achieve the fastest number circulation speed economically.

    摘要翻译: 在调节整个计算机系统的存储器功耗的多节点计算机系统中使用用于DRAM的功率调节器来调节系统功率的方法采用闭环,其连接系统内的所有功率调节器,使得它们能够一致地工作,使得 每个功率调节器都具有整个系统内的记忆活动知识。 然后,它们基于真正的总体测量来控制和限制内存使用,而不仅仅是本地测量。 每个节点功率调节器具有存储器命令计数器,振铃号接收器,振铃号发射器,调速器激活控制器和存储器流量控制器。 每个节点功率调节器计算存储器命令的权重。 当调速器处于活动状态时,可以对实际记忆活动的限制程度进行编程。 此外,命令优先级也可以在激活中进行调整。 可以采用具有节点功率结构的混合环结构以经济地实现最快的数量循环速度。

    SYSTEM FOR CIRCULATING POWER USAGE INFORMATION ON A CLOSED RING COMMUNICATION PATH WITH MULTI-NODE COMPUTER SYSTEM
    2.
    发明申请
    SYSTEM FOR CIRCULATING POWER USAGE INFORMATION ON A CLOSED RING COMMUNICATION PATH WITH MULTI-NODE COMPUTER SYSTEM 有权
    用于在多节点计算机系统的闭环通信路径上循环电力使用信息的系统

    公开(公告)号:US20080065915A1

    公开(公告)日:2008-03-13

    申请号:US11937980

    申请日:2007-11-09

    IPC分类号: G06F1/26

    CPC分类号: G06F1/32

    摘要: A method of regulating power for multi-node computer system components has a closed-ring path that links all the power governors and circulating in the ring is a system power number that represents the power consumption of the entire system. Meanwhile, all the governors keep counting its local power consumption. Each time the number passes a governor, the governor will add its local count onto this number, store this number for future usage, and reset its local count. When the new number returns back to the same power governor, the governor will subtract the new number with its stored number to calculate the overall system power usage within a number circulation period. The system power number overflow problem is also detected with a counter if the incoming number is smaller then the number previously stored. The counter whose counting capacity is greater than the maximum system power usage on all the nodes within a number circulation period. A single number transfer mode and multiple number transfer mode and heterogeneous multi-node components which could have different power usage configurations are employed.

    摘要翻译: 调节多节点计算机系统组件功率的方法具有连接所有功率调节器的闭环路径,并且在环路中循环是表示整个系统的功耗的系统功率数。 同时,所有的省长都不断地计算当地的电力消耗。 每当该号码通过州长时,州长会将其本地计数添加到该号码上,存储此号码以供将来使用,并重置其本地计数。 当新号码返回相同的调速器时,总监将以其存储号码减去新号码,以计算数字循环期间的整体系统功率使用情况。 如果输入的数字小于先前存储的数字,则也会使用计数器检测系统电源数量溢出问题。 计数器的计数能力大于数字循环周期内所有节点的最大系统功耗。 采用可以具有不同功率使用配置的单个传输模式和多个传输模式和异构多节点组件。

    Power governor for DRAM in a multi-node computer system
    3.
    发明申请
    Power governor for DRAM in a multi-node computer system 失效
    多节点计算机系统中DRAM的功率调节器

    公开(公告)号:US20060212725A1

    公开(公告)日:2006-09-21

    申请号:US11081115

    申请日:2005-03-16

    IPC分类号: G06F1/26

    CPC分类号: G06F1/26 G11C5/14 G11C11/4074

    摘要: A power governor for DRAM in a multi-node computer system regulating memory power consumption of an entire computer system employs a closed ring that connects all the power governors within the system to enable them to work in concert so that each of the power governors has the knowledge of memory activities within the entire system. They then control and limit the memory usage based on a true overall measurement instead of just local measurement. Each nodal power governor has memory command counter, ring number receiver, ring number transmitter, governor activation controller, and memory traffic controller. Each nodal power governor counts the weight of memory command. The degree of limiting actual memory activities can be programmed when the governor is active. Besides, the command priorities can be adjusted in activation too. A hybrid ring structure can be employed with a nodal power structure to achieve the fastest number circulation speed economically.

    摘要翻译: 在调节整个计算机系统的存储器功耗的多节点计算机系统中的用于DRAM的功率调节器采用闭环,其连接系统内的所有功率调节器,使得它们能够协调工作,使得每个功率调节器具有 知识在整个系统内的记忆活动。 然后,它们基于真正的总体测量来控制和限制内存使用,而不仅仅是本地测量。 每个节点功率调节器具有存储器命令计数器,振铃号接收器,振铃号发射器,调速器激活控制器和存储器流量控制器。 每个节点功率调节器计算存储器命令的权重。 当调速器处于活动状态时,可以编程限制实际记忆活动的程度。 此外,命令优先级也可以在激活中进行调整。 可以采用具有节点功率结构的混合环结构以经济地实现最快的数量循环速度。

    Method of governing power for multi-node computer system components
    4.
    发明申请
    Method of governing power for multi-node computer system components 失效
    多节点计算机系统组件的控制方法

    公开(公告)号:US20060212726A1

    公开(公告)日:2006-09-21

    申请号:US11082123

    申请日:2005-03-16

    IPC分类号: G06F1/26

    CPC分类号: G06F1/32

    摘要: A method of regulating power for multi-node computer system components has a closed-ring path that links all the power governors and circulating in the ring is a system power number that represents the power consumption of the entire system. Meanwhile, all the governors keep counting its local power consumption. Each time the number passes a governor, the governor will add its local count onto this number, store this number for future usage, and reset its local count. When the new number returns back to the same power governor, the governor will subtract the new number with its stored number to calculate the overall system power usage within a number circulation period. The system power number overflow problem is also detected with a counter if the incoming number is smaller then the number previously stored. The counter whose counting capacity is greater than the maximum system power usage on all the nodes within a number circulation period. A single number transfer mode and multiple number transfer mode and heterogeneous multi-node components which could have different power usage configurations are employed.

    摘要翻译: 调节多节点计算机系统组件功率的方法具有连接所有功率调节器的闭环路径,并且在环路中循环是表示整个系统的功耗的系统功率数。 同时,所有的省长都不断地计算当地的电力消耗。 每当该号码通过州长时,州长会将其本地计数添加到该号码上,存储此号码以供将来使用,并重置其本地计数。 当新号码返回相同的调速器时,总监将以其存储号码减去新号码,以计算数字循环期间的整体系统功率使用情况。 如果输入的数字小于先前存储的数字,则也会使用计数器检测系统电源数量溢出问题。 计数器的计数能力大于数字循环周期内所有节点的最大系统功耗。 采用可以具有不同功率使用配置的单个传输模式和多个传输模式和异构多节点组件。

    Car charger
    5.
    外观设计

    公开(公告)号:USD834521S1

    公开(公告)日:2018-11-27

    申请号:US29597975

    申请日:2017-03-22

    申请人: Liyong Wang

    设计人: Liyong Wang

    System for regulating system power by controlling memory usage based on an overall system power measurement
    6.
    发明授权
    System for regulating system power by controlling memory usage based on an overall system power measurement 失效
    通过基于整个系统功率测量控制存储器使用来调节系统功率的系统

    公开(公告)号:US07739526B2

    公开(公告)日:2010-06-15

    申请号:US11934799

    申请日:2007-11-05

    IPC分类号: G06F1/00

    CPC分类号: G06F1/26 G11C5/14 G11C11/4074

    摘要: A method for regulating system power using a power governor for DRAM in a multi-node computer system regulating memory power consumption of an entire computer system employs a closed ring that connects all the power governors within the system to enable them to work in concert so that each of the power governors has the knowledge of memory activities within the entire system. They then control and limit the memory usage based on a true overall measurement instead of just local measurement. Each nodal power governor has memory command counter, ring number receiver, ring number transmitter, governor activation controller, and memory traffic controller. Each nodal power governor counts the weight of memory command. The degree of limiting actual memory activities can be programmed when the governor is active. Besides, the command priorities can be adjusted in activation too. A hybrid ring structure can be employed with a nodal power structure to achieve the fastest number circulation speed economically.

    摘要翻译: 在调节整个计算机系统的存储器功耗的多节点计算机系统中使用用于DRAM的功率调节器来调节系统功率的方法采用闭环,其连接系统内的所有功率调节器,使得它们能够一致地工作,使得 每个功率调节器都具有整个系统内的记忆活动知识。 然后,它们基于真正的总体测量来控制和限制内存使用,而不仅仅是本地测量。 每个节点功率调节器具有存储器命令计数器,振铃号接收器,振铃号发射器,调速器激活控制器和存储器流量控制器。 每个节点功率调节器计算存储器命令的权重。 当调速器处于活动状态时,可以编程限制实际记忆活动的程度。 此外,命令优先级也可以在激活中进行调整。 可以采用具有节点功率结构的混合环结构以经济地实现最快的数量循环速度。

    Car charger
    7.
    外观设计

    公开(公告)号:USD825470S1

    公开(公告)日:2018-08-14

    申请号:US29607171

    申请日:2017-06-10

    申请人: Liyong Wang

    设计人: Liyong Wang

    METHOD, SYSTEM AND COMPUTER PROGRAM PRODUCT FOR PROCESSING ERROR INFORMATION IN A SYSTEM
    8.
    发明申请
    METHOD, SYSTEM AND COMPUTER PROGRAM PRODUCT FOR PROCESSING ERROR INFORMATION IN A SYSTEM 有权
    用于处理系统中的错误信息的方法,系统和计算机程序产品

    公开(公告)号:US20090217108A1

    公开(公告)日:2009-08-27

    申请号:US12036745

    申请日:2008-02-25

    IPC分类号: G06F11/00

    CPC分类号: G06F11/0769 G06F11/0721

    摘要: A system for processing errors in a processor comprising, a first register having a unique identifier operative to store a first error data, a processor operative to retrieve the first error data from the first register, associate the first error data with the unique identifier, and generate a first uniform error packet including the first error data and the unique identifier and a storage medium operative to store the first uniform error packet.

    摘要翻译: 一种用于处理处理器中的错误的系统,包括:第一寄存器,具有用于存储第一错误数据的唯一标识符;可操作以从第一寄存器检索第一错误数据的处理器将第一错误数据与唯一标识符相关联;以及 产生包括第一错误数据和唯一标识符的第一均匀错误包,以及可操作地存储第一均匀错误包的存储介质。

    Relocatable storage protect keys for system main memory
    9.
    发明授权
    Relocatable storage protect keys for system main memory 有权
    系统主存储器的可重定位存储保护键

    公开(公告)号:US07634708B2

    公开(公告)日:2009-12-15

    申请号:US11532294

    申请日:2006-09-15

    IPC分类号: G06F11/00

    CPC分类号: G06F12/1475 G06F11/08

    摘要: Storage protection keys and system data share the same physical storage. The key region is dynamically relocatable by firmware. A Configuration Array is used to map the absolute address of the key region in to its physical address. The absolute address of keys can be fixed even though the physical location of the keys is relocated into a different region. A triple-detect double correct ECC scheme is used to protect keys. The ECC scheme is different from regular data in the storage and can be used to detect illegal access. Extra firmware and hardware is also designed to restrain customer's applications from directly accessing keys. With the key region being relocatable, the firmware could move the key region away from a known faulty area in a memory to improve system RAS. We also achieved the commonality objective that key memory device can use the same memory devices with other server systems that do not use keys.

    摘要翻译: 存储保护密钥和系统数据共享相同的物理存储。 关键区域是通过固件动态重新定位。 配置阵列用于将关键区域的绝对地址映射到其物理地址。 即使键的物理位置被重新定位到不同的区域,键的绝对地址也可以被固定。 三重检测双正确ECC方案用于保护密钥。 ECC方案与存储中的常规数据不同,可用于检测非法访问。 额外的固件和硬件也旨在限制客户的应用程序直接访问密钥。 在可重新定位关键区域的情况下,固件可以将密钥区域从存储器中的已知故障区域移开,以改善系统RAS。 我们还实现了共同目标,即密钥存储设备可以与不使用密钥的其他服务器系统使用相同的存储设备。

    Concurrent Hardware Selftest for Central Storage
    10.
    发明申请
    Concurrent Hardware Selftest for Central Storage 审中-公开
    中央存储并发硬件

    公开(公告)号:US20070283104A1

    公开(公告)日:2007-12-06

    申请号:US11421167

    申请日:2006-05-31

    IPC分类号: G06F13/00

    摘要: Disclosed are a concurrent selftest engine and its applications to verify, initialize and scramble the system memory concurrently along with mainline operations. In prior art, memory reconfiguration and initialization can only be done by firmware with a full system shutdown and reboot. The disclosed hardware, working along with firmware, allows us to do comprehensive memory test operations on the extended customer memory area while the customer mainline memory accesses arc running in parallel. The hardware consists of concurrent selftest engines and priority logic. Great flexibility is achieved by the new design because customer-usable memory area can be dynamically allocated, verified and initialized. The system performance is improved by the fact that the selftest is hardware-driven whereas in prior art, the firmware drove the selftest. More comprehensive test patterns can be used to improve system memory RAS as well.

    摘要翻译: 公开了一种并发的最佳引擎及其应用程序,用于与主线操作同时验证,初始化和加扰系统内存。 在现有技术中,内存重新配置和初始化只能通过完全系统关机和重新启动的固件来完成。 所公开的硬件与固件一起使用,使我们能够在扩展的客户内存区域进行全面的内存测试操作,同时客户主线内存访问并行运行。 硬件由并发的最佳引擎和优先级逻辑组成。 新设计实现了极大的灵活性,因为可以动态分配,验证和初始化客户可用的内存区域。 系统性能由于以下事实而得到改善,即:selftest是硬件驱动的,而在现有技术中,固件驱动的是最新的。 更全面的测试模式也可用于改进系统内存RAS。