Multi-level dynamic memory device having open bit line structure and method of driving the same
    1.
    发明授权
    Multi-level dynamic memory device having open bit line structure and method of driving the same 有权
    具有开放位线结构的多级动态存储器件及其驱动方法

    公开(公告)号:US07567452B2

    公开(公告)日:2009-07-28

    申请号:US11637519

    申请日:2006-12-12

    IPC分类号: G11C11/02

    CPC分类号: G11C11/24

    摘要: A multi-level dynamic memory device having an open bit line structure is disclosed. The multi-level dynamic memory device includes a plurality of word lines; a plurality of bit lines provided in an open bit line structure; a plurality of memory cells each of which is connected to each of the word lines and each of the bit lines and stores at least two bits of data; and a plurality of sense amplifiers, each of which amplifies a voltage difference between the bit lines, the bit lines being located at opposite sides of each of the plurality of sense amplifiers.

    摘要翻译: 公开了一种具有开放位线结构的多级动态存储器件。 多级动态存储装置包括多个字线; 设置在开放位线结构中的多个位线; 多个存储单元,每个存储单元连接到每个字线和每个位线,并存储至少两位数据; 以及多个读出放大器,每个读出放大器放大位线之间的电压差,位线位于多个读出放大器的每一个的相对侧。

    Multi-level dynamic memory device having open bit line structure and method of driving the same
    2.
    发明申请
    Multi-level dynamic memory device having open bit line structure and method of driving the same 有权
    具有开放位线结构的多级动态存储器件及其驱动方法

    公开(公告)号:US20070139994A1

    公开(公告)日:2007-06-21

    申请号:US11637519

    申请日:2006-12-12

    IPC分类号: G11C11/24

    CPC分类号: G11C11/24

    摘要: A multi-level dynamic memory device having an open bit line structure is disclosed. The multi-level dynamic memory device includes a plurality of word lines; a plurality of bit lines provided in an open bit line structure; a plurality of memory cells each of which is connected to each of the word lines and each of the bit lines and stores at least two bits of data; and a plurality of sense amplifiers, each of which amplifies a voltage difference between the bit lines, the bit lines being located at opposite sides of each of the plurality of sense amplifiers.

    摘要翻译: 公开了一种具有开放位线结构的多级动态存储器件。 多级动态存储装置包括多个字线; 设置在开放位线结构中的多个位线; 多个存储单元,每个存储单元连接到每个字线和每个位线,并存储至少两位数据; 以及多个读出放大器,每个读出放大器放大位线之间的电压差,位线位于多个读出放大器的每一个的相对侧。

    Methods of fabricating nonvolatile semiconductor memory devices including a plurality of stripes having impurity layers therein
    3.
    发明授权
    Methods of fabricating nonvolatile semiconductor memory devices including a plurality of stripes having impurity layers therein 有权
    制造包括其中具有杂质层的多个条纹的非易失性半导体存储器件的方法

    公开(公告)号:US07906397B2

    公开(公告)日:2011-03-15

    申请号:US12410010

    申请日:2009-03-24

    IPC分类号: H01L21/336

    摘要: A nonvolatile semiconductor memory device includes a plurality of pillars protruding upward from a semiconductor substrate and having respective top surfaces and opposing sidewalls, a bit line on the top surfaces of the pillars and connecting a row of the pillars along a first direction, a pair of word lines on the opposing sidewalls of one of the plurality of pillars and crossing beneath the bit line, and a pair of memory layers interposed between respective ones of the pair of word lines and the one of the plurality of pillars. Methods of fabricating a nonvolatile semiconductor memory device include selectively etching a semiconductor substrate to form pluralities of stripes having opposing sidewalls and being arranged along a direction, forming memory layers and word lines along the sidewalls of the stripes selectively etching the stripes to form a plurality of pillars, and forming a bit line connecting the pillars and crossing above the word lines.

    摘要翻译: 非易失性半导体存储器件包括从半导体衬底向上突出并具有相应顶表面和相对侧壁的多个柱,在柱的顶表面上的位线,并沿着第一方向连接一排柱,一对 在多个柱中的一个柱的相对的侧壁上并且在位线下方交叉的字线以及插入在该对字线中的相应一个字线和多个柱之一之间的一对存储层。 制造非易失性半导体存储器件的方法包括选择性地蚀刻半导体衬底以形成具有相对侧壁并沿着方向布置的多个条纹,沿着条纹的侧壁形成存储层和字线,选择性地蚀刻条纹以形成多个 并且形成连接柱子并跨越字线上方的位线。

    Multi-level dynamic memory device
    4.
    发明授权
    Multi-level dynamic memory device 有权
    多级动态存储设备

    公开(公告)号:US07505302B2

    公开(公告)日:2009-03-17

    申请号:US11638002

    申请日:2006-12-13

    申请人: Ki-whan Song

    发明人: Ki-whan Song

    摘要: A multi-level dynamic memory device includes a bit line pair that is divided into a main bit line pair and a sub-bit line pair, first and second sense amplifiers that are connected between the main bit line pair and between the sub-bit line pair, first and second coupling capacitors that are cross-coupled between the main bit pair and the sub-bit pair, respectively; and first and second correction capacitors that are connected in parallel to the first and second coupling capacitors, respectively, and whose capacitance is adjusted by a control voltage signal.

    摘要翻译: 多级动态存储器件包括被分成主位线对和子位线对的位线对,连接在主位线对之间和子位线之间的第一和第二读出放大器 分别在主位对和子位对之间交叉耦合的对,第一和第二耦合电容器; 以及分别与第一和第二耦合电容器并联连接并且其电容由控制电压信号调节的第一和第二校正电容器。

    Capacitorless DRAM with cylindrical auxiliary gate and fabrication method thereof
    5.
    发明申请
    Capacitorless DRAM with cylindrical auxiliary gate and fabrication method thereof 有权
    具有圆柱形辅助门的无电容DRAM及其制造方法

    公开(公告)号:US20070161181A1

    公开(公告)日:2007-07-12

    申请号:US11649478

    申请日:2007-01-04

    IPC分类号: H01L21/8242

    摘要: Provided are a capacitorless DRAM (dynamic random access memory) and a fabrication method thereof. In a capacitorless DRAM, a pair of cylindrical auxiliary gates is formed within a bulk substrate. Thus, a volume of a channel body formed at a region where the cylindrical auxiliary gates contact with each other can be increased, while an area of a junction region where the channel body contact source and drain regions can be reduced. As a result, capacitance of the channel body can be increased, and a generation of leakage current through the second junction region can be reduced. The application of a back bias to the cylindrical auxiliary gates can improve a charge storage capability of the channel body.

    摘要翻译: 提供了一种无电容器DRAM(动态随机存取存储器)及其制造方法。 在无电容器DRAM中,在体衬底内形成一对圆柱形辅助栅极。 因此,可以增加在圆柱形辅助栅极彼此接触的区域处形成的通道体积的体积,同时可以减小沟道体接触源极和漏极区域的接合区域的面积。 结果,可以增加通道体的电容,并且可以减少通过第二结区的漏电流的产生。 向圆柱形辅助门施加反向偏压可以改善通道体的电荷存储能力。

    Nonvolatile semiconductor memory devices

    公开(公告)号:US08575672B2

    公开(公告)日:2013-11-05

    申请号:US13047403

    申请日:2011-03-14

    IPC分类号: H01L29/76

    摘要: A nonvolatile semiconductor memory device includes a plurality of pillars protruding upward from a semiconductor substrate and having respective top surfaces and opposing sidewalls, a bit line on the top surfaces of the pillars and connecting a row of the pillars along a first direction, a pair of word lines on the opposing sidewalls of one of the plurality of pillars and crossing beneath the bit line, and a pair of memory layers interposed between respective ones of the pair of word lines and the one of the plurality of pillars. Methods of fabricating a nonvolatile semiconductor memory device include selectively etching a semiconductor substrate to form pluralities of stripes having opposing sidewalls and being arranged along a direction, forming memory layers and word lines along the sidewalls of the stripes selectively etching the stripes to form a plurality of pillars, and forming a bit line connecting the pillars and crossing above the word lines.

    Capacitorless DRAM with cylindrical auxiliary gate and fabrication method thereof
    7.
    发明授权
    Capacitorless DRAM with cylindrical auxiliary gate and fabrication method thereof 有权
    具有圆柱形辅助门的无电容DRAM及其制造方法

    公开(公告)号:US07633117B2

    公开(公告)日:2009-12-15

    申请号:US11649478

    申请日:2007-01-04

    IPC分类号: H01L29/792

    摘要: Provided are a capacitorless DRAM (dynamic random access memory) and a fabrication method thereof. In a capacitorless DRAM, a pair of cylindrical auxiliary gates is formed within a bulk substrate. Thus, a volume of a channel body formed at a region where the cylindrical auxiliary gates contact with each other can be increased, while an area of a junction region where the channel body contact source and drain regions can be reduced. As a result, capacitance of the channel body can be increased, and a generation of leakage current through the second junction region can be reduced. The application of a back bias to the cylindrical auxiliary gates can improve a charge storage capability of the channel body.

    摘要翻译: 提供了一种无电容器DRAM(动态随机存取存储器)及其制造方法。 在无电容器DRAM中,在体衬底内形成一对圆柱形辅助栅极。 因此,可以增加在圆柱形辅助栅极彼此接触的区域处形成的通道体积的体积,同时可以减小沟道体接触源极和漏极区域的接合区域的面积。 结果,可以增加通道体的电容,并且可以减少通过第二结区的漏电流的产生。 向圆柱形辅助门施加反向偏压可以改善通道体的电荷存储能力。

    Methods of Forming Field Effect Transistors and Capacitor-Free Dynamic Random Access Memory Cells
    8.
    发明申请
    Methods of Forming Field Effect Transistors and Capacitor-Free Dynamic Random Access Memory Cells 失效
    形成场效应晶体管和无电容动态随机存取存储单元的方法

    公开(公告)号:US20070166933A1

    公开(公告)日:2007-07-19

    申请号:US11622584

    申请日:2007-01-12

    IPC分类号: H01L21/336

    摘要: Methods of forming capacitor-free DRAM cells include forming a field effect transistor by forming a first semiconductor wafer having a channel region protrusion extending therefrom and surrounding the channel region protrusion by an electrical isolation region. A portion of a backside of the first semiconductor wafer is then removed to define a semiconductor layer having a primary surface extending opposite the channel region protrusion and the electrical isolation region. A gate electrode is formed on the primary surface. The gate electrode extends opposite the channel region protrusion. The source and drain regions are formed in the semiconductor layer, on opposite sides of the gate electrode.

    摘要翻译: 形成无电容器的DRAM单元的方法包括通过形成具有从其延伸的沟道区突起并且通过电隔离区围绕沟道区突起的第一半导体晶片来形成场效应晶体管。 然后去除第一半导体晶片的背面的一部分以限定具有与沟道区域突起和电隔离区域相对延伸的主表面的半导体层。 在主表面上形成栅电极。 栅电极与沟道区突起相对延伸。 源极和漏极区域形成在栅电极的相对侧上的半导体层中。

    Data receiver
    9.
    发明授权
    Data receiver 失效
    数据接收器

    公开(公告)号:US06366113B1

    公开(公告)日:2002-04-02

    申请号:US09716557

    申请日:2000-11-20

    申请人: Ki-whan Song

    发明人: Ki-whan Song

    IPC分类号: H03K30233

    摘要: A data receiver is provided for stabilizing a reference voltage to which input data is compared. The data receiver includes a differential amplification flip flop for comparing input data to a reference voltage in response to a clock signal, an amplifier for amplifying the results of the comparison, a latch for storing the logic level of the input data, and a counter coupling circuit for reducing the variation of the reference voltage caused by the operation of the differential amplification flip flop in response to an inverted clock signal. In the data receiver, the reference voltage is stably preserved without minimized variation. Also, there is substantially no consumption of direct current (DC) when the data receiver operates.

    摘要翻译: 提供数据接收器用于稳定比较输入数据的参考电压。 数据接收机包括差分放大触发器,用于响应于时钟信号将输入数据与参考电压进行比较,用于放大比较结果的放大器,用于存储输入数据的逻辑电平的锁存器和反耦合器 电路,用于响应于反相时钟信号减小由差分放大触发器的操作引起的参考电压的变化。 在数据接收机中,参考电压被稳定地保持而没有最小化的变化。 此外,当数据接收器工作时,基本上不消耗直流电(DC)。

    Semiconductor memory device having hierarchical bit line structure and method of driving the semiconductor memory device
    10.
    发明授权
    Semiconductor memory device having hierarchical bit line structure and method of driving the semiconductor memory device 失效
    具有分级位线结构的半导体存储器件和驱动半导体存储器件的方法

    公开(公告)号:US08331162B2

    公开(公告)日:2012-12-11

    申请号:US12662222

    申请日:2010-04-06

    IPC分类号: G11C7/10

    摘要: The semiconductor memory device includes a first memory cell array including at least one first memory cell and at least one second memory cell corresponding to the at least one first memory cell, a first low bit line connected to the at least one first memory cell, a first low complementary bit line connected to the at least one second memory cell, a first switch unit having a first terminal connected to the first low bit line, a second switch unit having a first terminal connected to the first low complementary bit line, a first global bit line connected to a second terminal of the first switch unit, a first global complementary bit line connected to a second terminal of the second switch unit, and a plurality of sensing amplifying units connected to the first global bit line and the first global complementary bit line.

    摘要翻译: 半导体存储器件包括第一存储器单元阵列,其包括至少一个第一存储单元和与该至少一个第一存储单元对应的至少一个第二存储单元,连接至该至少一个第一存储单元的第一低位线, 连接到所述至少一个第二存储器单元的第一低互补位线,具有连接到所述第一低位线的第一端子的第一开关单元,具有连接到所述第一低互补位线的第一端子的第二开关单元, 连接到第一开关单元的第二端子的全局位线,连接到第二开关单元的第二端子的第一全局互补位线以及连接到第一全局位线和第一全局互补位置的多个感测放大单元 位线。