Semiconductor memory device with a stacked gate including a charge storage layer and a control gate and method of controlling the same
    1.
    发明授权
    Semiconductor memory device with a stacked gate including a charge storage layer and a control gate and method of controlling the same 有权
    具有包括电荷存储层和控制栅极的堆叠栅极的半导体存储器件及其控制方法

    公开(公告)号:US08335125B2

    公开(公告)日:2012-12-18

    申请号:US13285099

    申请日:2011-10-31

    IPC分类号: G11C8/00

    CPC分类号: G11C16/08

    摘要: A semiconductor memory device includes a transfer circuit and a control circuit. The transfer circuit which includes a p-type MOS transistor with a source to which is applied a first voltage and an n-type MOS transistor to whose gate the drain of the p-type MOS transistor is connected and the first voltage is transferred, to whose source a second voltage is applied, and whose drain is connected to a load. The control circuit which turns the p-type MOS transistor on and off and which turns the p-type MOS transistor on to make the p-type MOS transistor transfer the second voltage to the load and, during the transfer, turns the p-type MOS transistor off to make the gate of the n-type MOS transistor float at the first voltage.

    摘要翻译: 半导体存储器件包括转移电路和控制电路。 该传输电路包括一个p型MOS晶体管,其源极被施加第一电压,一个n型MOS晶体管被连接到p型MOS晶体管的漏极并且第一个电压被传输到其栅极,到 其源极施加第二电压,并且其漏极连接到负载。 控制电路使p型MOS晶体管导通和关断,并使p型MOS晶体管导通,使p型MOS晶体管将第二电压转移到负载,并且在传输期间使p型MOS晶体管转换为p型 MOS晶体管关闭,使n型MOS晶体管的栅极浮在第一电压。

    Non-volatile semiconductor memory
    2.
    发明授权
    Non-volatile semiconductor memory 有权
    非易失性半导体存储器

    公开(公告)号:US07859907B2

    公开(公告)日:2010-12-28

    申请号:US12621134

    申请日:2009-11-18

    IPC分类号: G11C11/34 G11C16/06

    摘要: A non-volatile semiconductor device has a memory cell array having electrically erasable programmable non-volatile memory cells, reprogramming and retrieval circuits that temporarily store data to be programmed in the memory cell array and sense data retrieved from the memory cell array. Each reprogramming and retrieval circuit has first and second latches that are selectively connected to the memory cell array and transfer data. A controller controls the reprogramming and retrieval circuits on a data-reprogramming operation to and a data-retrieval operation from the memory cell array. Each reprogramming and retrieval circuit has a multilevel logical operation mode and a caching operation mode. In the multilevel logical operation mode, re-programming and retrieval of upper and lower bits of two-bit four-level data is performed using the first and the second latches to store the two-bit four-level data in one of the memory cells in a predetermined threshold level range. In the caching operation mode, data transfer between one of the memory cells selected in accordance with a first address and the first latch is performed while data transfer is performed between the second latch and input/output terminals in accordance with a second address with respect to one-bit two-level data to be stored in one of the memory cells.

    摘要翻译: 非易失性半导体器件具有存储单元阵列,其具有电可擦除可编程非易失性存储器单元,重新编程和检索电路,其临时存储要存储在存储单元阵列中的要编程的数据并感测从存储器单元阵列检索的数据。 每个重新编程和检索电路具有选择性地连接到存储单元阵列和传送数据的第一和第二锁存器。 控制器控制数据重新编程操作中的重新编程和检索电路以及来自存储单元阵列的数据检索操作。 每个重新编程和检索电路都具有多级逻辑操作模式和缓存操作模式。 在多级逻辑操作模式中,使用第一和第二锁存器来执行二位四电平数据的高位和低位的重新编程和检索,以将两位四电平数据存储在存储单元之一中 在预定的阈值电平范围内。 在高速缓存操作模式中,根据第一地址选择的存储器单元之一和第一锁存器之间的数据传输是在第二锁存器和输入/输出端子之间根据第二地址相对于 要存储在其中一个存储单元中的一位二电平数据。

    Non-volatile semiconductor memory
    3.
    发明授权
    Non-volatile semiconductor memory 有权
    非易失性半导体存储器

    公开(公告)号:US07639544B2

    公开(公告)日:2009-12-29

    申请号:US12257828

    申请日:2008-10-24

    IPC分类号: G11C11/34 G11C16/06

    摘要: A non-volatile semiconductor device has a memory cell array having electrically erasable programmable non-volatile memory cells, reprogramming and retrieval circuits that temporarily store data to be programmed in the memory cell array and sense data retrieved from the memory cell array. Each reprogramming and retrieval circuit has first and second latches that are selectively connected to the memory cell array and transfer data. A controller controls the reprogramming and retrieval circuits on a data-reprogramming operation to and a data-retrieval operation from the memory cell array. Each reprogramming and retrieval circuit has a multilevel logical operation mode and a caching operation mode. In the multilevel logical operation mode, re-programming and retrieval of upper and lower bits of two-bit four-level data is performed using the first and the second latches to store the two-bit four-level data in one of the memory cells in a predetermined threshold level range. In the caching operation mode, data transfer between one of the memory cells selected in accordance with a first address and the first latch is performed while data transfer is performed between the second latch and input/output terminals in accordance with a second address with respect to one-bit two-level data to be stored in one of the memory cells.

    摘要翻译: 非易失性半导体器件具有存储单元阵列,其具有电可擦除可编程非易失性存储器单元,重新编程和检索电路,其临时存储要存储在存储单元阵列中的要编程的数据并感测从存储器单元阵列检索的数据。 每个重新编程和检索电路具有选择性地连接到存储单元阵列和传送数据的第一和第二锁存器。 控制器控制数据重新编程操作中的重新编程和检索电路以及来自存储单元阵列的数据检索操作。 每个重新编程和检索电路都具有多级逻辑操作模式和缓存操作模式。 在多级逻辑操作模式中,使用第一和第二锁存器来执行二位四电平数据的高位和低位的重新编程和检索,以将两位四电平数据存储在存储单元之一中 在预定的阈值电平范围内。 在高速缓存操作模式中,根据第一地址选择的存储器单元之一和第一锁存器之间的数据传输是在第二锁存器和输入/输出端子之间根据第二地址相对于 要存储在其中一个存储单元中的一位二电平数据。

    Nonvolatile semiconductor memory
    4.
    发明授权
    Nonvolatile semiconductor memory 有权
    非易失性半导体存储器

    公开(公告)号:US07619921B2

    公开(公告)日:2009-11-17

    申请号:US11530551

    申请日:2006-09-11

    IPC分类号: G11C16/06

    摘要: A non-volatile semiconductor memory includes a memory cell array having a plurality of electrically-rewritable non-volatile memory cells. The memory cell array is provided with an initially-setting data area, programmed in which is initially-setting data for deciding memory operation requirements. The non-volatile semiconductor memory also includes an initial-set data latch. The initially-setting data of the memory cell array is read out and transferred to the data latch in an initially-setting operation.

    摘要翻译: 非易失性半导体存储器包括具有多个电可重写非易失性存储单元的存储单元阵列。 存储单元阵列设置有初始设置的数据区,其中编程有初始设置数据,用于决定存储器操作要求。 非易失性半导体存储器还包括初始设置数据锁存器。 在初始设置操作中,存储单元阵列的初始设置数据被读出并传送到数据锁存器。

    Non-Volatile Semiconductor Memory
    5.
    发明申请
    Non-Volatile Semiconductor Memory 有权
    非易失性半导体存储器

    公开(公告)号:US20090052254A1

    公开(公告)日:2009-02-26

    申请号:US12257828

    申请日:2008-10-24

    IPC分类号: G11C16/06 G11C7/00

    摘要: A non-volatile semiconductor device has a memory cell array having electrically erasable programmable non-volatile memory cells, reprogramming and retrieval circuits that temporarily store data to be programmed in the memory cell array and sense data retrieved from the memory cell array. Each reprogramming and retrieval circuit has first and second latches that are selectively connected to the memory cell array and transfer data. A controller controls the reprogramming and retrieval circuits on a data-reprogramming operation to and a data-retrieval operation from the memory cell array. Each reprogramming and retrieval circuit has a multilevel logical operation mode and a caching operation mode. In the multilevel logical operation mode, re-programming and retrieval of upper and lower bits of two-bit four-level data is performed using the first and the second latches to store the two-bit four-level data in one of the memory cells in a predetermined threshold level range. In the caching operation mode, data transfer between one of the memory cells selected in accordance with a first address and the first latch is performed while data transfer is performed between the second latch and input/output terminals in accordance with a second address with respect to one-bit two-level data to be stored in one of the memory cells.

    摘要翻译: 非易失性半导体器件具有存储单元阵列,其具有电可擦除可编程非易失性存储器单元,重新编程和检索电路,其临时存储要存储在存储单元阵列中的要编程的数据并感测从存储器单元阵列检索的数据。 每个重新编程和检索电路具有选择性地连接到存储单元阵列和传送数据的第一和第二锁存器。 控制器控制数据重新编程操作中的重新编程和检索电路以及来自存储单元阵列的数据检索操作。 每个重新编程和检索电路都具有多级逻辑操作模式和缓存操作模式。 在多级逻辑操作模式中,使用第一和第二锁存器来执行二位四电平数据的高位和低位的重新编程和检索,以将两位四电平数据存储在存储单元之一中 在预定的阈值电平范围内。 在高速缓存操作模式中,根据第一地址选择的存储器单元之一和第一锁存器之间的数据传输是在第二锁存器和输入/输出端子之间根据第二地址相对于 要存储在其中一个存储单元中的一位二电平数据。

    Non-volatile semiconductor memory device
    6.
    发明授权
    Non-volatile semiconductor memory device 有权
    非易失性半导体存储器件

    公开(公告)号:US07330372B2

    公开(公告)日:2008-02-12

    申请号:US11366110

    申请日:2006-03-01

    IPC分类号: G11C16/04

    摘要: A non-volatile semiconductor memory device includes a memory cell array with electrically rewritable non-volatile memory cells laid out therein, an address selector circuit for performing memory cell selection of the memory cell array, a data read/write circuit arranged to perform data read of the memory cell array and data write to the memory cell array, and a control circuit for executing a series of copy write operations in such a manner that a data output operation of from the data read/write circuit to outside of a chip and a data write operation of from the data read/write circuit to the memory cell array are overlapped each other, the copy write operation including reading data at a certain address of the memory cell array into the data read/write circuit, outputting read data held in the read/write circuit to outside of the chip and writing write data into another address of the memory cell array, the write data being a modified version of the read data held in the data read/write circuit as externally created outside the chip.

    摘要翻译: 一种非易失性半导体存储器件包括其中布置有电可重写非易失性存储器单元的存储单元阵列,用于执行存储单元阵列的存储单元选择的地址选择器电路,布置成执行数据读取的数据读/写电路 的存储单元阵列和写入存储单元阵列的数据;以及控制电路,用于执行一系列复制写入操作,使得从数据读/写电路到芯片外部的数据输出操作和 从数据读/写电路到存储单元阵列的数据写入操作彼此重叠,复制写操作包括将存储单元阵列的特定地址处的数据读入数据读/写电路,输出保持在 读/写电路到芯片外部,并将写入数据写入存储单元阵列的另一个地址,写数据是保存在数据读/写中的读数据的修改版本 ite电路在芯片外部外部创建。

    Non-volatile semiconductor memory

    公开(公告)号:US20060104112A1

    公开(公告)日:2006-05-18

    申请号:US11318524

    申请日:2005-12-28

    IPC分类号: G11C11/34 G11C16/04

    摘要: A non-volatile semiconductor device has a memory cell array having electrically erasable programmable non-volatile memory cells, reprogramming and retrieval circuits that temporarily store data to be programmed in the memory cell array and sense data retrieved from the memory cell array. Each reprogramming and retrieval circuit has first and second latches that are selectively connected to the memory cell array and transfer data. A controller controls the reprogramming and retrieval circuits on a data-reprogramming operation to and a data-retrieval operation from the memory cell array. Each reprogramming and retrieval circuit has a multilevel logical operation mode and a caching operation mode. In the multilevel logical operation mode, re-programming and retrieval of upper and lower bits of two-bit four-level data is performed using the first and the second latches to store the two-bit four-level data in one of the memory cells in a predetermined threshold level range. In the caching operation mode, data transfer between one of the memory cells selected in accordance with a first address and the first latch is performed while data transfer is performed between the second latch and input/output terminals in accordance with a second address with respect to one-bit two-level data to be stored in one of the memory cells.

    Non-volatile semiconductor memory device and electric device with the same
    10.
    发明授权
    Non-volatile semiconductor memory device and electric device with the same 失效
    非易失性半导体存储器件和电器件相同

    公开(公告)号:US06999344B2

    公开(公告)日:2006-02-14

    申请号:US11077640

    申请日:2005-03-11

    IPC分类号: G11C16/04

    摘要: A non-volatile semiconductor memory device includes: a memory cell array in which electrically rewritable floating gate type memory cells are arranged; and a plurality of sense amplifier circuits configured to read data from the memory cell array, wherein each the sense amplifier circuit is configured to sense cell data of a first memory cell selected from the memory cell array under a read condition determined in correspondence with cell data of a second memory cell adjacent to the first memory cell and written after the first memory cell.

    摘要翻译: 非挥发性半导体存储器件包括:其中布置有电可重写浮动型存储单元的存储单元阵列; 以及多个读出放大器电路,被配置为从存储单元阵列读取数据,其中每个读出放大器电路被配置为在与单元数据相对应的读取条件下感测从存储单元阵列中选择的第一存储单元的单元数据 与第一存储器单元相邻并且写在第一存储单元之后的第二存储器单元。