-
公开(公告)号:US20230352243A1
公开(公告)日:2023-11-02
申请号:US18218300
申请日:2023-07-05
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
CPC classification number: H01G4/30 , H01G4/008 , H01G4/1218 , H01G4/012
Abstract: In a multilayer ceramic capacitor, a positional deviation in a lamination direction between end portions in a width direction intersecting the lamination direction and a length direction, of two of internal electrode layers adjacent to each other in the lamination direction, is about 5 μm or less. A connection ratio N1/N0 at the middle portion thereof, and a connection ratio N2/N0 at the end portion thereof are about 90% or more, respectively, and a difference between N1/N0 and N2/N0 is about 10% or less.
-
公开(公告)号:US20220102077A1
公开(公告)日:2022-03-31
申请号:US17487349
申请日:2021-09-28
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
Abstract: In a multilayer ceramic capacitor, a positional deviation in a lamination direction between end portions in a width direction intersecting the lamination direction and a length direction, of two of internal electrode layers adjacent to each other in the lamination direction, is about 5 μm or less. A connection ratio N1/N0 at the middle portion thereof, and a connection ratio N2/N0 at the end portion thereof are about 90% or more, respectively, and a difference between N1/N0 and N2/N0 is about 10% or less.
-
公开(公告)号:US20230197346A1
公开(公告)日:2023-06-22
申请号:US18081745
申请日:2022-12-15
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Riyousuke AKAZAWA , Takefumi TAKAHASHI
CPC classification number: H01G4/2325 , H01G4/30
Abstract: A multilayer ceramic capacitor includes a multilayer body including internal electrode layers and internal dielectric layers alternatively laminated, main surfaces on both sides in a lamination direction, end surfaces on both sides in a length direction intersecting the lamination direction, and lateral surfaces on both sides in a width direction intersecting the lamination direction and the length direction, and external electrodes on the end surfaces of the multilayer body. The external electrodes each include a base electrode layer including a Cu region including Cu as a main component and at least one glass region including Si as a main component, and a plated layer covering the base electrode layer. On a surface of the base electrode layer covered by the plated layer, at least one glass region protrudes from the Cu region.
-
公开(公告)号:US20220102079A1
公开(公告)日:2022-03-31
申请号:US17487385
申请日:2021-09-28
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
Abstract: A multilayer ceramic capacitor includes a multilayer body including dielectric layers and internal electrode layers alternately laminated therein, and external electrode layers respectively provided on both end surfaces of the multilayer body in a length direction intersecting a lamination direction, and each connected to the internal electrode layers, the external electrode layers each further including a base electrode layer including a first region, a second region, and a third region divided therein, in order from the multilayer body. The first region includes a metal included in the internal electrode layers in a higher amount than the second region and the third region, the second region includes glass in a higher amount than the first region and the third region, and the third region includes copper in a higher amount than the first region and the second region.
-
公开(公告)号:US20240290546A1
公开(公告)日:2024-08-29
申请号:US18657890
申请日:2024-05-08
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
CPC classification number: H01G4/30 , H01G4/008 , H01G4/012 , H01G4/1218
Abstract: In a multilayer ceramic capacitor, a positional deviation in a lamination direction between end portions in a width direction intersecting the lamination direction and a length direction, of two of internal electrode layers adjacent to each other in the lamination direction, is about 5 μm or less. A connection ratio N1/N0 at the middle portion thereof, and a connection ratio N2/N0 at the end portion thereof are about 90% or more, respectively, and a difference between N1/N0 and N2/N0 is about 10% or less.
-
公开(公告)号:US20240029958A1
公开(公告)日:2024-01-25
申请号:US18375681
申请日:2023-10-02
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
CPC classification number: H01G4/30 , H01G4/1218 , H01G4/008 , H01G4/012
Abstract: A multilayer ceramic capacitor includes a multilayer body including an inner layer portion including dielectric layers and internal electrode layers alternately laminated therein, two outer layer portions respectively provided on both sides of the inner layer portion in a lamination direction, and two side gap portions respectively provided on both side surfaces of the inner layer portion and the outer layer portions, in a width direction intersecting the lamination direction, and external electrodes respectively provided on both end surfaces of the multilayer body in a length direction intersecting the lamination direction and the width direction, and each connected to the internal electrode layers, wherein nickel and magnesium are segregated between the side gap portions and the outer layer portions.
-
公开(公告)号:US20230360856A1
公开(公告)日:2023-11-09
申请号:US18218303
申请日:2023-07-05
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
CPC classification number: H01G4/30 , H01G4/012 , H01G4/008 , H01G4/1218
Abstract: A multilayer ceramic capacitor includes a multilayer body including dielectric layers and internal electrode layers alternately laminated therein, and external electrode layers respectively provided on both end surfaces of the multilayer body in a length direction intersecting a lamination direction, and each connected to the internal electrode layers, the external electrode layers each further including a base electrode layer including a first region, a second region, and a third region divided therein, in order from the multilayer body. The first region includes a metal included in the internal electrode layers in a higher amount than the second region and the third region, the second region includes glass in a higher amount than the first region and the third region, and the third region includes copper in a higher amount than the first region and the second region.
-
公开(公告)号:US20240105391A1
公开(公告)日:2024-03-28
申请号:US18524673
申请日:2023-11-30
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Yuta SAITO , Noriyuki OOKAWA , Riyousuke AKAZAWA , Takefumi TAKAHASHI , Masahiro WAKASHIMA , Yuta KUROSU , Akito MORI
CPC classification number: H01G4/2325 , H01G4/008 , H01G4/1227 , H01G4/30
Abstract: A multilayer ceramic capacitor includes a multilayer body including dielectric layers and internal electrode layers alternately laminated therein, base electrode layers respectively provided on both end surfaces of the multilayer body in a length direction intersecting a lamination direction, and each connected to the internal electrode layers and each including glass and copper, and plated layers respectively provided on an outer side of the base electrode layers. A protective layer including sulfur is provided between the glass included in the base electrode layers and the plated layers.
-
公开(公告)号:US20230197345A1
公开(公告)日:2023-06-22
申请号:US18081740
申请日:2022-12-15
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Riyousuke AKAZAWA , Takefumi TAKAHASHI
CPC classification number: H01G4/2325 , H01G4/30
Abstract: A multilayer ceramic capacitor includes a multilayer body including internal electrode layers and internal dielectric layers alternately laminated therein, main surfaces on both sides in a lamination direction, end surfaces on both sides in a length direction intersecting the lamination direction, and lateral surfaces on both sides in a width direction intersecting the lamination direction and the length direction, and two external electrodes on the end surfaces of the multilayer body. The two external electrodes each include a central portion having a thickness L1, and located at a center or approximate center in the lamination direction and at a center or approximate center in the width direction, and an outer peripheral portion surrounding the central portion and having a thickness L2, where a relationship therebetween is L1
-
公开(公告)号:US20230197339A1
公开(公告)日:2023-06-22
申请号:US18081744
申请日:2022-12-15
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Keita KITAHARA , Riyousuke AKAZAWA , Takefumi TAKAHASHI
Abstract: A multilayer ceramic capacitor includes a multilayer body including internal electrode layers and internal dielectric layers alternatively laminated therein, main surfaces on both sides in a lamination direction, end surfaces on both sides in a length direction intersecting the lamination direction, and lateral surfaces on both sides in a width direction intersecting the lamination direction and the length direction, and two external electrodes on the end surfaces of the multilayer body, wherein the two external electrodes each include a base electrode layer including a Cu region and a glass region respectively including Cu and Si as a main component, and a Cu-plated layer outside the base electrode layer, and the glass region of the base electrode layer includes a Cu-including glass region including Cu.
-
-
-
-
-
-
-
-
-