ISOLATION STRUCTURE FOR AN ACTIVE COMPONENT
    1.
    发明公开

    公开(公告)号:US20240128316A1

    公开(公告)日:2024-04-18

    申请号:US18473950

    申请日:2023-09-25

    Applicant: NXP B.V.

    CPC classification number: H01L29/0649 H01L21/76224 H01L29/0623

    Abstract: A semiconductor device comprising a substrate having a first conductivity type, the substrate having a top surface and a bottom surface, a first buried layer disposed in the substrate at a first depth from the top surface, wherein the first buried layer has a second conductivity type and a first doping concentration, a second buried layer adjacent and surrounding the first buried layer at the first depth, wherein the second buried layer has the second conductivity type and a second doping concentration, wherein the second doping concentration is less than the first doping concentration, and an isolation trench disposed in the substrate and surrounding the second buried layer, wherein the isolation trench extends from the top surface of the substrate to a second depth, the second depth exceeding the first depth.

    OPTIMAL HIGH VOLTAGE TUB DESIGN WITH FLOATING POLY TRENCHES

    公开(公告)号:US20250046651A1

    公开(公告)日:2025-02-06

    申请号:US18228934

    申请日:2023-08-01

    Applicant: NXP B.V.

    Abstract: A method and apparatus are disclosed for an integrated circuit having a high voltage tub including a buried layer of a first conductivity type formed in a substrate of a second conductivity type, a central region of the first conductivity type formed in the substrate in contact with the buried layer, a first floating isolation trench formed in the substrate to surround the central region and to extend down to and surround the buried layer, a second floating isolation trench formed in the substrate around the first isolation trench, a shallow ring region of the first conductivity type formed in the substrate between the first floating isolation trench and the second floating isolation trench, a first conductive interconnect structure for electrically shorting the central region to the shallow ring region, and a second conductive interconnect structure for electrically shorting the first floating isolation trench to the second floating isolation trench.

    Buried Zener Design
    3.
    发明申请

    公开(公告)号:US20220285564A1

    公开(公告)日:2022-09-08

    申请号:US17192060

    申请日:2021-03-04

    Applicant: NXP B.V.

    Abstract: A method for manufacturing a Zener diode includes implanting an N-type Buried Layer (NBL) with an N-type dopant in a first epitaxial layer, wherein the NBL comprises an NBL opening excluding the N-type dopant. A P-type Buried Layer (PBL) having a peak PBL doping concentration below the NBL is implanted. A second epitaxial layer is grown over the NBL. A P-type region (Plink) is implanted to couple to the PBL above the NBL opening, and to couple the Plink to an Anode electrode. An N-type region (Nlink) is implanted to couple the NBL to a Cathode electrode.

    Buried Zener design
    5.
    发明授权

    公开(公告)号:US11640997B2

    公开(公告)日:2023-05-02

    申请号:US17192060

    申请日:2021-03-04

    Applicant: NXP B.V.

    Abstract: A method for manufacturing a Zener diode includes implanting an N-type Buried Layer (NBL) with an N-type dopant in a first epitaxial layer, wherein the NBL comprises an NBL opening excluding the N-type dopant. A P-type Buried Layer (PBL) having a peak PBL doping concentration below the NBL is implanted. A second epitaxial layer is grown over the NBL. A P-type region (Plink) is implanted to couple to the PBL above the NBL opening, and to couple the Plink to an Anode electrode. An N-type region (Nlink) is implanted to couple the NBL to a Cathode electrode.

    SEMICONDUCTOR DEVICE WITH IMPROVED MECHANICAL STRESS RESISTANCE

    公开(公告)号:US20240204113A1

    公开(公告)日:2024-06-20

    申请号:US18082541

    申请日:2022-12-15

    Applicant: NXP B.V.

    CPC classification number: H01L29/866 H01L29/66106

    Abstract: Provided is a semiconductor device that includes: a semiconductor substrate having a first doped region of a first doping type and a second doped region of a second doping type, the first doped region being beneath but immediately adjacent to, the second doped region, with the first doping type being opposite the second doping type, thereby forming a junction region between the first doped region and the second doped region; and an additional layer that has been deposited above the junction region having similar mechanical properties as the semiconductor substrate. The additional layer covers at least 50% of a projection area of the junction region. The second doped region has a top surface, the additional layer has a bottom surface, and at least 90% of the bottom surface of the additional layer is electrically insulated from the top surface of the second doped region.

Patent Agency Ranking