-
公开(公告)号:US12106877B2
公开(公告)日:2024-10-01
申请号:US17768271
申请日:2020-09-24
Inventor: Sayaka Matsumoto , Ken Yanai , Masashi Takamura , Masaya Hattori , Tomomitsu Muraishi
Abstract: It is aimed to provide a laminated varistor capable of reducing stray capacitance to occur between an internal electrode and an external electrode, and also capable of reducing a variation in the stray capacitance due to a variation in the external electrode. A laminated varistor of the present disclosure has external electrodes on first end surface, second end surface, and first side surface of sintered body. No external electrode is provided on second side surface opposite to first side surface. Varistor regions in which internal electrodes overlap each other in a laminating direction are provided at positions closer to second side surface than to first side surface.
-
公开(公告)号:US11387023B2
公开(公告)日:2022-07-12
申请号:US16622572
申请日:2018-09-19
Inventor: Ken Yanai , Tomokazu Yamaguchi , Yuji Yamagishi , Naoki Mutou , Sayaka Matsumoto , Ryosuke Usui
Abstract: A sintered body that includes ceramic layers and an internal electrode which are alternately stacked on one another is prepared. A first external electrode is formed on a side surface of the sintered body such that the first external electrode is connected to the internal electrode. An insulating layer is formed on a surface of the sintered body by applying a glass coating over an entire of the sintered body having the formed first external electrode. The insulating layer is exposed from the first external electrode. A second external electrode is formed on the first external electrode. This method provides the produced multilayer electronic component with a stable electric connection between the internal electrodes and the external electrodes.
-