DDR flash implementation with row buffer interface to legacy flash functions
    2.
    发明申请
    DDR flash implementation with row buffer interface to legacy flash functions 审中-公开
    DDR闪存实现与行缓冲区接口传统的Flash功能

    公开(公告)号:US20080133820A1

    公开(公告)日:2008-06-05

    申请号:US11607556

    申请日:2006-11-30

    IPC分类号: G06F12/00

    摘要: A DDR non-volatile memory providing Double Data Rate (DDR) operation by decoding an address received from an external processor at a DDR interface to provide a command to store data in page buffers. The data received from the external processor at the DDR interface is transferred to page buffers based on the command. A command issued by an internal microcontroller transfers data stored in the page buffers to non-volatile storage.

    摘要翻译: 一种DDR非易失性存储器,通过对在DDR接口处的外部处理器接收到的地址进行解码来提供双数据速率(DDR)操作,以提供在页面缓冲器中存储数据的命令。 根据该命令将从DDR接口的外部处理器接收的数据传送到页缓冲区。 由内部微控制器发出的命令将存储在页缓冲器中的数据传送到非易失性存储器。

    Presenting independent images on multiple display devices from one set of control signals
    3.
    发明授权
    Presenting independent images on multiple display devices from one set of control signals 有权
    通过一组控制信号在多个显示设备上呈现独立的图像

    公开(公告)号:US06628243B1

    公开(公告)日:2003-09-30

    申请号:US09458263

    申请日:1999-12-09

    IPC分类号: G09G500

    摘要: Multiple independent images are presented on multiple display devices by driving the display devices with a common set of control signals and a multiplexed set of data signals that convey information representing interleaved components of each independent image. In a preferred embodiment, a unique clock signal is provided to each respective display device that is aligned with the interleaved components of the image to be presented by that respective display. The control, data and clock signals may be obtained by multiplexing control and data signals received from display pipeline circuits, or by generating the, signals using a composite circuit that implements the features of two or more multiplexed display pipeline circuits.

    摘要翻译: 通过用共同的一组控制信号驱动显示设备和传送表示每个独立图像的交织分量的信息的多路复用数据信号组,在多个显示设备上呈现多个独立图像。 在优选实施例中,向每个相应的显示设备提供唯一的时钟信号,其与由相应显示器呈现的图像的交织分量对齐。 控制,数据和时钟信号可以通过复用从显示流水线电路接收的控制和数据信号,或者通过使用实现两个或更多个多路复用显示管道电路的特征的复合电路生成信号来获得。

    System and method for fast clocking a digital display in a multiple
concurrent display system
    4.
    发明授权
    System and method for fast clocking a digital display in a multiple concurrent display system 失效
    用于在多并发显示系统中快速计时数字显示的系统和方法

    公开(公告)号:US5758135A

    公开(公告)日:1998-05-26

    申请号:US721087

    申请日:1996-09-24

    摘要: A clocking system including a line clock system for generating normal line clock pulses to the digital display during the period when the image is being rendered and for generating fast line clock pulses to the digital display during the vertical blanking period to address the otherwise unaddressed vertical region. The clocking system further includes a pixel clock system for generating normal pixel clock pulses to the digital display during the period when the image is being rendered and for generating fast pixel clock pulses to the digital display during the horizontal and vertical blanking periods to address the otherwise unaddressed horizontal and vertical regions.

    摘要翻译: 一种时钟系统,包括线时钟系统,用于在图像呈现期间在数字显示器上产生法线行时钟脉冲,并且在垂直消隐期间产生快速线时钟脉冲到数字显示器,以寻址另外未被解决的垂直区域 。 时钟系统还包括像素时钟系统,用于在图像渲染期间产生正常像素时钟脉冲到数字显示器,并且在水平和垂直消隐期间产生到数字显示器的快速像素时钟脉冲以寻址否则 未处理的水平和垂直区域。