-
公开(公告)号:US20230045843A1
公开(公告)日:2023-02-16
申请号:US17749071
申请日:2022-05-19
Applicant: Richtek Technology Corporation
Inventor: Yu-Ting Yeh , Kuo-Hsuan Lo , Chien-Hao Huang , Chu-Feng Chen , Wu-Te Weng
IPC: H01L29/78 , H01L29/06 , H01L29/10 , H01L29/40 , H01L21/265 , H01L21/266 , H01L21/3105 , H01L21/765 , H01L29/66
Abstract: A power device includes: a semiconductor layer, a well region, a body region, a gate, a source, a drain, a field oxide region, and a self-aligned drift region. The field oxide region is formed on an upper surface of the semiconductor layer, wherein the field oxide region is located between the gate and the drain. The field oxide region is formed by steps including a chemical mechanical polish (CMP) process step. The self-aligned drift region is formed in the semiconductor layer, wherein the self-aligned drift region is entirely located vertically below and in contact with the field oxide region.
-
公开(公告)号:US20230253494A1
公开(公告)日:2023-08-10
申请号:US17847053
申请日:2022-06-22
Applicant: Richtek Technology Corporation
Inventor: Kuo-Hsuan Lo , Chien-Hao Huang , Yu-Ting Yeh , Chu-Feng Chen , Wu-Te Weng
IPC: H01L29/78 , H01L29/06 , H01L29/10 , H01L29/40 , H01L21/265 , H01L21/266 , H01L29/66
CPC classification number: H01L29/7816 , H01L29/0653 , H01L29/1095 , H01L29/402 , H01L21/26513 , H01L21/266 , H01L29/66681
Abstract: A high voltage device includes: a semiconductor layer, a well, a drift oxide region, a body region, a gate, a source, a drain, and a field plate. The well has a first conductivity type, and is formed in a semiconductor layer. The drift oxide region is formed on the semiconductor layer. The body region has a second conductivity type, and is formed in the semiconductor layer, wherein the body region and a drift region are connected in a channel direction. The gate is formed on the semiconductor layer. The source and the drain have the first conductivity type, and are formed in the semiconductor layer, wherein the source and the drain are in the body region and the well, respectively. The field plate is formed on and connected with the drift oxide region, wherein the field plate is electrically conductive and has a temperature coefficient (TC) not higher than 4 ohm/° C.
-
公开(公告)号:US20190115468A1
公开(公告)日:2019-04-18
申请号:US16104921
申请日:2018-08-19
Applicant: RICHTEK TECHNOLOGY CORPORATION
Inventor: Tsung-Yi Huang , Chu-Feng Chen , Yu-Ting Yeh
IPC: H01L29/78 , H01L29/10 , H01L29/08 , H01L29/66 , H01L21/266
Abstract: A high voltage MOS device includes: a well, a body region, a gate, a source, plural body contact regions and a drain. The plural body contact regions are formed in the body region, wherein each of the body contact region is located beneath the top surface and contacts the top surface in the vertical direction, and is in contact or not in contact with the gate in the lateral direction. The plural body contact regions are arranged substantially in parallel in the width direction and any two neighboring body contact regions are not in contact with each other in the width direction. The gate includes a poly-silicon layer which serves as the only electrical contact of the gate, and every part of the poly-silicon layer is the first conductivity type.
-
-