Ferroelectric Memory and Semiconductor Memory
    2.
    发明申请
    Ferroelectric Memory and Semiconductor Memory 审中-公开
    铁电存储器和半导体存储器

    公开(公告)号:US20080285327A1

    公开(公告)日:2008-11-20

    申请号:US11934399

    申请日:2007-11-02

    IPC分类号: G11C11/22 G11C11/401

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit including ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier. A value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管。 作为板线电压和比较放大的升压期间获得的晶体管中的栅极电压的最小值的值小于在板线掉电期间获得的晶体管中的栅极电压的最大值 电压和比较放大。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Ferroelectric random access memory with isolation transistors coupled between a sense amplifier and an equalization circuit
    3.
    发明授权
    Ferroelectric random access memory with isolation transistors coupled between a sense amplifier and an equalization circuit 有权
    铁电随机存取存储器,其隔离晶体管耦合在读出放大器和均衡电路之间

    公开(公告)号:US06671200B2

    公开(公告)日:2003-12-30

    申请号:US10372886

    申请日:2003-02-26

    IPC分类号: G11C1122

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit comprising ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier, and that a value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管,并且作为栅极电压的最小值 在板线电压升高和比较放大期间获得的晶体管的晶体管小于作为板线电压下降期间获得的晶体管中的栅极电压的最大值和比较放大的值。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Ferroelectric memory with an intrinsic access transistor coupled to a capacitor
    4.
    发明授权
    Ferroelectric memory with an intrinsic access transistor coupled to a capacitor 失效
    具有耦合到电容器的本征存取晶体管的铁电存储器

    公开(公告)号:US07057917B2

    公开(公告)日:2006-06-06

    申请号:US10743906

    申请日:2003-12-24

    IPC分类号: G11C11/22

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit including ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier. A value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器,以及插在开关晶体管和读出放大器之间的晶体管。 作为板线电压和比较放大的升压期间获得的晶体管中的栅极电压的最小值的值小于在板线掉电期间获得的晶体管中的栅极电压的最大值 电压和比较放大。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Chain ferroelectric random access memory (CFRAM) having an intrinsic transistor connected in parallel with a ferroelectric capacitor
    5.
    发明授权
    Chain ferroelectric random access memory (CFRAM) having an intrinsic transistor connected in parallel with a ferroelectric capacitor 有权
    具有与铁电电容器并联连接的本征晶体管的链式铁电随机存取存储器(CFRAM)

    公开(公告)号:US07295456B2

    公开(公告)日:2007-11-13

    申请号:US11382098

    申请日:2006-05-08

    IPC分类号: G11C11/22

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit including ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier. A value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管。 作为板线电压和比较放大的升压期间获得的晶体管中的栅极电压的最小值的值小于在板线掉电期间获得的晶体管中的栅极电压的最大值 电压和比较放大。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Ferroelectric Memory and Semiconductor Memory
    6.
    发明申请
    Ferroelectric Memory and Semiconductor Memory 有权
    铁电存储器和半导体存储器

    公开(公告)号:US20060193162A1

    公开(公告)日:2006-08-31

    申请号:US11382098

    申请日:2006-05-08

    IPC分类号: G11C11/22

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit including ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier. A value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管。 作为板线电压和比较放大的升压期间获得的晶体管中的栅极电压的最小值的值小于在板线掉电期间获得的晶体管中的栅极电压的最大值 电压和比较放大。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Chain-type ferroelectric random access memory (FRAM) with rewrite transistors coupled between a sense amplifier and a bit line pair
    7.
    发明授权
    Chain-type ferroelectric random access memory (FRAM) with rewrite transistors coupled between a sense amplifier and a bit line pair 有权
    具有耦合在读出放大器和位线对之间的重写晶体管的链式铁电随机存取存储器(FRAM)

    公开(公告)号:US06552922B2

    公开(公告)日:2003-04-22

    申请号:US10228067

    申请日:2002-08-27

    IPC分类号: G11C1122

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit comprising ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier, and that a value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管,并且作为栅极电压的最小值 在板线电压升高和比较放大期间获得的晶体管的晶体管小于作为板线电压下降期间获得的晶体管中的栅极电压的最大值和比较放大的值。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Chain type ferroelectric memory with isolation transistors coupled between a sense amplifier and an equalization circuit
    8.
    发明授权
    Chain type ferroelectric memory with isolation transistors coupled between a sense amplifier and an equalization circuit 有权
    链式铁电存储器,其具有耦合在读出放大器和均衡电路之间的隔离晶体管

    公开(公告)号:US06473330B1

    公开(公告)日:2002-10-29

    申请号:US09585081

    申请日:2000-06-01

    IPC分类号: G11C1122

    CPC分类号: G11C11/22

    摘要: A chain type ferroelectric random access memory has a memory cell unit comprising ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier, and that a value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.

    摘要翻译: 链式铁电随机存取存储器具有包括彼此串联电连接的铁电存储单元的存储单元单元,连接到存储单元单元的电极的板线,连接到存储单元单元的另一个电极的位线 通过开关晶体管,放大该位线及其互补位线的电压的读出放大器以及插在开关晶体管和读出放大器之间的晶体管,并且作为栅极电压的最小值 在板线电压升高和比较放大期间获得的晶体管的晶体管小于作为板线电压下降期间获得的晶体管中的栅极电压的最大值和比较放大的值。 利用这些特征,存储单元中的累积电荷的减小减少,并且在读/写操作期间阻止了干扰的发生。

    Dynamic random access memory device with the combined open/folded
bit-line pair arrangement
    10.
    发明授权
    Dynamic random access memory device with the combined open/folded bit-line pair arrangement 失效
    具有组合打开/折叠位线对布置的动态随机存取存储器件

    公开(公告)号:US5838038A

    公开(公告)日:1998-11-17

    申请号:US478620

    申请日:1995-06-07

    IPC分类号: G11C7/18 H01L27/108

    CPC分类号: G11C7/18 G11C2211/4013

    摘要: A semiconductor memory device includes active regions arranged on a semiconductor substrate such that those of the active regions which are adjacent in the word line direction deviate in the bit line direction, MOS transistors respectively formed in the active regions and each having a source and a drain one of which is connected to the bit line, a plurality of trenches each arranged to another set of source an drain regions and arranged to deviate in the word line direction in the respective active regions, those of the trenches which are adjacent with a through word line disposed therebetween being arranged to deviate in the bit line direction so as to be set closer to each other, a plurality of storage electrodes respectively formed in the trenches with capacitor insulative films disposed therebetween, and connection electrodes arranged between the word lines and each connecting the other of the source and drain to the storage electrode.

    摘要翻译: 半导体存储器件包括布置在半导体衬底上的有源区域,使得在字线方向上相邻的有源区域在位线方向偏离的有源区域分别形成在有源区域中并且各自具有源极和漏极 其中一个连接到位线,多个沟槽,每个沟槽被布置成另一组源极漏极区域,并且被布置成在相应的有源区域中的字线方向偏离,与通过字相邻的沟槽的那些沟槽 配置在它们之间的线被布置为在位线方向上偏离以使得彼此更靠近,分别形成在沟槽中的多个存储电极,其中设置有电容器绝缘膜,以及布置在字线和每个连接之间的连接电极 另一个源极和漏极到存储电极。