-
公开(公告)号:US20240341094A1
公开(公告)日:2024-10-10
申请号:US18522352
申请日:2023-11-29
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jiyoun Seo , Daeho Kim , Su Jong Kim , Sangho Rha , Byung-Sun Park , Mingyu Jeon
IPC: H10B43/27 , G11C16/04 , H01L23/522 , H01L23/528 , H01L25/065 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40 , H10B80/00
CPC classification number: H10B43/27 , G11C16/0483 , H01L23/5226 , H01L23/5283 , H01L25/0652 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40 , H10B80/00 , H01L2225/0651
Abstract: A semiconductor device may include a substrate including a cell array region and a connection region, a stack including electrodes, which are vertically stacked on the substrate, and which have a staircase structure in the connection region, channel regions provided on the cell array region that vertically extend through the stack, and a planarization insulating layer that covers the stack in the connection region. The planarization insulating layer may include a first insulating layer in contact with the stack and a second insulating layer that covers the first insulating layer. The first insulating layer may include high-density plasma (HDP) oxide, which is doped with first dopants, and the second insulating layer may include tetraethyl orthosilicate (TEOS) oxide, which is doped with second dopants.