-
公开(公告)号:US20180130697A1
公开(公告)日:2018-05-10
申请号:US15616334
申请日:2017-06-07
发明人: Sang-Shin JANG , Woo-Kyung YOU , Kyu-Hee HAN , Jong-Min BAEK , Viet Ha NGUYEN , Byung-Hee KIM
IPC分类号: H01L21/768 , H01L23/522 , H01L23/528 , H01L23/532
CPC分类号: H01L21/7682 , H01L21/76816 , H01L21/76834 , H01L21/76843 , H01L21/76877 , H01L23/5226 , H01L23/528 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/5329 , H01L23/53295
摘要: A semiconductor device includes a first insulating interlayer on a first region of a substrate and a second insulating interlayer on a second region of the substrate, a plurality of first wiring structures on the first insulating interlayer, the first wiring structures being spaced apart from each other, a plurality of second wiring structures filling a plurality of trenches on the second insulating interlayer, respectively, an insulation capping structure selectively on a surface of the first insulating interlayer between the first wiring structures and on a sidewall and an upper surface of each of the first wiring structures, the insulation capping structure including an insulating material, a third insulating interlayer on the first and second wiring structures, and an air gap among the first wiring structures under the third insulating interlayer.
-
公开(公告)号:US20160211211A1
公开(公告)日:2016-07-21
申请号:US14984085
申请日:2015-12-30
发明人: Tae-Jin YIM , Woo-Kyung YOU , Jong-Min BAEK , Sang-Hoon AHN , Thomas OSZINDA , Kee-Young JUN
IPC分类号: H01L23/528 , H01L23/532 , H01L23/522
CPC分类号: H01L23/53295 , H01L21/76814 , H01L21/7682 , H01L21/76826 , H01L21/76831 , H01L21/76834 , H01L21/76849 , H01L23/5222 , H01L23/5226 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L2924/0002 , H01L2924/00
摘要: A semiconductor device is provided. The semiconductor device includes a first porous interlayer insulating film having a low dielectric constant and including a first region and a second region, a second interlayer insulating film formed on the first interlayer insulating film in the first region, a plurality of first conductive patterns formed in the second interlayer insulating film such that the plurality of first conductive patterns are spaced apart from each other, at least one second conductive pattern formed in the first interlayer insulating film in the second region and air gaps disposed at lateral sides of the plurality of first conductive patterns.
摘要翻译: 提供半导体器件。 半导体器件包括具有低介电常数并且包括第一区域和第二区域的第一多孔层间绝缘膜,形成在第一区域中的第一层间绝缘膜上的第二层间绝缘膜,形成在第一区域中的多个第一导电图案 所述第二层间绝缘膜使得所述多个第一导电图案彼此间隔开,形成在所述第二区域中的所述第一层间绝缘膜中的至少一个第二导电图案和设置在所述多个第一导电性 模式。
-
公开(公告)号:US20190139813A1
公开(公告)日:2019-05-09
申请号:US16242483
申请日:2019-01-08
发明人: Sang-Shin JANG , Woo-Kyung YOU , Kyu-Hee HAN , Jong-Min BAEK , Viet Ha NGUYEN , Byung-Hee KIM
IPC分类号: H01L21/768 , H01L23/528 , H01L23/522 , H01L23/532
CPC分类号: H01L21/7682 , H01L21/76816 , H01L21/76826 , H01L21/76832 , H01L21/76834 , H01L21/76843 , H01L21/76849 , H01L21/76877 , H01L23/5226 , H01L23/528 , H01L23/53223 , H01L23/53238 , H01L23/53266 , H01L23/5329 , H01L23/53295
摘要: A semiconductor device includes a first insulating interlayer on a first region of a substrate and a second insulating interlayer on a second region of the substrate, a plurality of first wiring structures on the first insulating interlayer, the first wiring structures being spaced apart from each other, a plurality of second wiring structures filling a plurality of trenches on the second insulating interlayer, respectively, an insulation capping structure selectively on a surface of the first insulating interlayer between the first wiring structures and on a sidewall and an upper surface of each of the first wiring structures, the insulation capping structure including an insulating material, a third insulating interlayer on the first and second wiring structures, and an air gap among the first wiring structures under the third insulating interlayer.
-
公开(公告)号:US20200211646A1
公开(公告)日:2020-07-02
申请号:US16502744
申请日:2019-07-03
发明人: Yong-Sung CHO , Moo-Sung KIM , Seung-You BAEK , Jong-Min BAEK , Bong-Kil JUNG
IPC分类号: G11C13/00
摘要: In some example embodiments, a program pulse is applied to a resistive memory cell and a plurality of post pulses are applied to the resistive memory cell at a time point after a relaxation time from a time point when application of the program pulse is finished, the plurality of post pulses having voltage levels that increase sequentially. Programming speed and/or performance of the resistive memory device may be enhanced by accelerating resistance drift of the resistive memory cell using the plurality of post pulses having the voltage levels that increase sequentially.
-
公开(公告)号:US20160293552A1
公开(公告)日:2016-10-06
申请号:US15048998
申请日:2016-02-19
发明人: Tae-Jin YIM , Sang-Hoon AHN , Thomas OSZINDA , Jong-Min BAEK , Byung Hee KIM , Nae-In LEE , Kee-Young JUN
IPC分类号: H01L23/532 , H01L23/528
CPC分类号: H01L23/53238 , H01L21/76826 , H01L21/76831 , H01L21/76846 , H01L21/76849 , H01L21/76867 , H01L23/5283 , H01L23/53295
摘要: A semiconductor device includes an insulating interlayer on a first region of a substrate. The insulating interlayer has a recess therein and includes a low-k material having porosity. A damage curing layer is formed on an inner surface of the recess. A barrier pattern is formed on the damage curing layer. A copper structure fills the recess and is disposed on the barrier pattern. The copper structure includes a copper pattern and a copper-manganese capping pattern covering a surface of the copper pattern. A diffusion of metal in a wiring structure of the semiconductor device may be prevented, and thus a resistance of the wiring structure may decrease.
摘要翻译: 半导体器件包括在衬底的第一区域上的绝缘中间层。 绝缘中间层具有凹部,并且包括具有多孔性的低k材料。 在凹部的内表面上形成损伤固化层。 在损伤固化层上形成阻挡图案。 铜结构填充凹部并设置在阻挡图案上。 铜结构包括铜图案和覆盖铜图案表面的铜 - 锰覆盖图案。 可以防止金属在半导体器件的布线结构中的扩散,因此布线结构的电阻可能降低。
-
-
-
-