-
公开(公告)号:US12289908B2
公开(公告)日:2025-04-29
申请号:US18661171
申请日:2024-05-10
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Seo Jin Jeong , Do Hyun Go , Seok Hoon Kim , Jung Taek Kim , Pan Kwi Park , Moon Seung Yang , Min-Hee Choi , Ryong Ha
Abstract: A semiconductor device includes an active pattern including a lower pattern and a plurality of sheet patterns; a gate structure disposed on the lower pattern and surrounding the plurality of sheet patterns; and a source/drain pattern filling a source/drain recess formed on one side of the gate structure. The source/drain pattern includes a first semiconductor pattern extending along the source/drain recess and contacting the lower pattern, a second and third semiconductor patterns sequentially disposed on the first semiconductor pattern, a lower surface of the third semiconductor pattern is disposed below a lower surface of a lowermost sheet pattern, a side surface of the third semiconductor pattern includes a planar portion, and a thickness of the second semiconductor pattern on the lower surface of the third semiconductor pattern is different from a thickness of the second semiconductor pattern on the planar portion of the side surface of the third semiconductor pattern.
-
公开(公告)号:US12021131B2
公开(公告)日:2024-06-25
申请号:US17460446
申请日:2021-08-30
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Seo Jin Jeong , Do Hyun Go , Seok Hoon Kim , Jung Taek Kim , Pan Kwi Park , Moon Seung Yang , Min-Hee Choi , Ryong Ha
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/417 , H01L29/786
CPC classification number: H01L29/42392 , H01L29/0665 , H01L29/0847 , H01L29/41775 , H01L29/78696
Abstract: A semiconductor device includes an active pattern including a lower pattern and a plurality of sheet patterns; a gate structure disposed on the lower pattern and surrounding the plurality of sheet patterns; and a source/drain pattern filling a source/drain recess formed on one side of the gate structure. The source/drain pattern includes a first semiconductor pattern extending along the source/drain recess and contacting the lower pattern, a second and third semiconductor patterns sequentially disposed on the first semiconductor pattern, a lower surface of the third semiconductor pattern is disposed below a lower surface of a lowermost sheet pattern, a side surface of the third semiconductor pattern includes a planar portion, and a thickness of the second semiconductor pattern on the lower surface of the third semiconductor pattern is different from a thickness of the second semiconductor pattern on the planar portion of the side surface of the third semiconductor pattern.
-
公开(公告)号:US11942551B2
公开(公告)日:2024-03-26
申请号:US17519967
申请日:2021-11-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jung Taek Kim , Seok Hoon Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong , Min-Hee Choi , Ryong Ha
IPC: H01L29/786 , H01L29/06 , H01L29/423
CPC classification number: H01L29/78618 , H01L29/0665 , H01L29/42392 , H01L29/78696
Abstract: A semiconductor device includes a multi-channel active pattern, a plurality of gate structures on the multi-channel active pattern and spaced apart from each other in a first direction, the plurality of gate structures including a gate electrode that extends in a second direction different from the first direction, a source/drain recess between the adjacent gate structures, and a source/drain pattern on the multi-channel active pattern in the source/drain recess, wherein the source/drain pattern includes: a semiconductor liner layer including silicon-germanium and extending along the source/drain recess, a semiconductor filling layer including silicon-germanium on the semiconductor liner layer, and at least one or more semiconductor insertion layers between the semiconductor liner layer and the semiconductor filling layer, and wherein the at least one or more semiconductor insertion layers have a saddle structure.
-
公开(公告)号:US12142690B2
公开(公告)日:2024-11-12
申请号:US18588163
申请日:2024-02-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jung Taek Kim , Seok Hoon Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong , Min-Hee Choi , Ryong Ha
IPC: H01L29/786 , H01L29/06 , H01L29/423
Abstract: A semiconductor device includes a multi-channel active pattern, a plurality of gate structures on the multi-channel active pattern and spaced apart from each other in a first direction, the plurality of gate structures including a gate electrode that extends in a second direction different from the first direction, a source/drain recess between the adjacent gate structures, and a source/drain pattern on the multi-channel active pattern in the source/drain recess, wherein the source/drain pattern includes: a semiconductor liner layer including silicon-germanium and extending along the source/drain recess, a semiconductor filling layer including silicon-germanium on the semiconductor liner layer, and at least one or more semiconductor insertion layers between the semiconductor liner layer and the semiconductor filling layer, and wherein the at least one or more semiconductor insertion layers have a saddle structure.
-
公开(公告)号:US20240194789A1
公开(公告)日:2024-06-13
申请号:US18588163
申请日:2024-02-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jung Taek Kim , Seok Hoon Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong , Min-Hee Choi , Ryong Ha
IPC: H01L29/786 , H01L29/06 , H01L29/423
CPC classification number: H01L29/78618 , H01L29/0665 , H01L29/42392 , H01L29/78696
Abstract: A semiconductor device includes a multi-channel active pattern, a plurality of gate structures on the multi-channel active pattern and spaced apart from each other in a first direction, the plurality of gate structures including a gate electrode that extends in a second direction different from the first direction, a source/drain recess between the adjacent gate structures, and a source/drain pattern on the multi-channel active pattern in the source/drain recess, wherein the source/drain pattern includes: a semiconductor liner layer including silicon-germanium and extending along the source/drain recess, a semiconductor filling layer including silicon-germanium on the semiconductor liner layer, and at least one or more semiconductor insertion layers between the semiconductor liner layer and the semiconductor filling layer, and wherein the at least one or more semiconductor insertion layers have a saddle structure.
-
公开(公告)号:US11990552B2
公开(公告)日:2024-05-21
申请号:US17533719
申请日:2021-11-23
Applicant: Samsung Electronics Co., Ltd.
Inventor: Ryong Ha , Seok Hoon Kim , Jung Taek Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong
IPC: H01L29/786 , H01L29/66 , H01L29/423
CPC classification number: H01L29/78618 , H01L29/6653 , H01L29/66742 , H01L29/78696 , H01L29/42392
Abstract: A semiconductor device includes an active pattern which includes a lower pattern, and a sheet pattern that is spaced apart from the lower pattern in a first direction, a gate structure on the lower pattern that includes a gate electrode that surrounds the sheet pattern, the gate electrode extending in a second direction that is perpendicular to the first direction, and a source/drain pattern on the lower pattern and in contact with the sheet pattern. A contact surface between the sheet pattern and the source/drain pattern has a first width in the second direction, and the sheet pattern has a second width in the second direction that is greater than the first width.
-
公开(公告)号:US20220190168A1
公开(公告)日:2022-06-16
申请号:US17519967
申请日:2021-11-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jung Taek Kim , Seok Hoon Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong , Min-Hee Choi , Ryong Ha
IPC: H01L29/786 , H01L29/06 , H01L29/423
Abstract: A semiconductor device includes a multi-channel active pattern, a plurality of gate structures on the multi-channel active pattern and spaced apart from each other in a first direction, the plurality of gate structures including a gate electrode that extends in a second direction different from the first direction, a source/drain recess between the adjacent gate structures, and a source/drain pattern on the multi-channel active pattern in the source/drain recess, wherein the source/drain pattern includes: a semiconductor liner layer including silicon-germanium and extending along the source/drain recess, a semiconductor filling layer including silicon-germanium on the semiconductor liner layer, and at least one or more semiconductor insertion layers between the semiconductor liner layer and the semiconductor filling layer, and wherein the at least one or more semiconductor insertion layers have a saddle structure.
-
公开(公告)号:US20220181500A1
公开(公告)日:2022-06-09
申请号:US17533719
申请日:2021-11-23
Applicant: Samsung Electronics Co., Ltd.
Inventor: Ryong Ha , Seok Hoon Kim , Jung Taek Kim , Pan Kwi Park , Moon Seung Yang , Seo Jin Jeong
IPC: H01L29/786 , H01L29/66
Abstract: A semiconductor device includes an active pattern which includes a lower pattern, and a sheet pattern that is spaced apart from the lower pattern in a first direction, a gate structure on the lower pattern that includes a gate electrode that surrounds the sheet pattern, the gate electrode extending in a second direction that is perpendicular to the first direction, and a source/drain pattern on the lower pattern and in contact with the sheet pattern. A contact surface between the sheet pattern and the source/drain pattern has a first width in the second direction, and the sheet pattern has a second width in the second direction that is greater than the first width.
-
-
-
-
-
-
-