SEMICONDUCTOR DEVICES
    3.
    发明公开

    公开(公告)号:US20230395662A1

    公开(公告)日:2023-12-07

    申请号:US18299086

    申请日:2023-04-12

    CPC classification number: H01L29/0847 H01L29/775 H01L29/42392 H01L29/0673

    Abstract: Semiconductor device may include an active region extending in a first direction, channel layers spaced apart from each other in a vertical direction, a gate structure extending on the active region and the channel layers to surround the channel layers and extending in a second direction, and a source/drain region on the active region adjacent to a side of the gate structure and contacting the plurality of channel layers. The source/drain region includes first to sixth epitaxial layers that are sequentially stacked in the vertical direction and have respective first to sixth germanium (Ge) concentrations. The first Ge concentration is lower than the second Ge concentration, the third Ge concentration is lower than the second Ge concentration and the fourth Ge concentration, and the fifth Ge concentration is lower than the fourth Ge concentration and the sixth Ge concentration.

    SEMICONDUCTOR DEVICE
    7.
    发明公开

    公开(公告)号:US20230378336A1

    公开(公告)日:2023-11-23

    申请号:US18117405

    申请日:2023-03-04

    Abstract: A semiconductor device includes an active region extending on a substrate in a first direction, a plurality of channel layers on the active region to be spaced apart from each other in a vertical direction, perpendicular to an upper surface of the substrate, the plurality of channel layers including silicon germanium, a gate structure intersecting the active region and the plurality of channel layers on the substrate to surround the plurality of channel layers, respectively, a source/drain region on the active region on at least one side of the gate structure, the source/drain region in contact with the plurality of channel layers, and a substrate insulating layer disposed between the source/drain region and the substrate. The source/drain region includes a first layer in contact with a side surface of the gate structure, side surfaces of the plurality of channel layers, and an upper surface of the substrate insulating layer.

Patent Agency Ranking