Semiconductor package including stacked chips and method of fabricating the same
    1.
    发明授权
    Semiconductor package including stacked chips and method of fabricating the same 有权
    包括堆叠芯片的半导体封装及其制造方法

    公开(公告)号:US09424954B2

    公开(公告)日:2016-08-23

    申请号:US14150092

    申请日:2014-01-08

    CPC classification number: G11C29/886 G11C29/006 G11C2229/746 H01L2224/16145

    Abstract: A semiconductor package includes first and second slave chips stacked vertically; and a master chip connected to the first and second slave chips, each of the slave chips including, a plurality of memory blocks, and a redundancy block, and the master chip including, a fuse block configured to repair a defective memory block detected from the first slave chip and a defective memory block detected from the second slave chip by using the redundancy block of the first slave chip and the redundancy block of the second slave chip, respectively, and a block selection circuit configured to, connect the redundancy blocks of the first and second slave chips, one or more non-defective ones of the plurality of memory blocks of the first slave chip, and one or more non-defective ones of the plurality of memory blocks of the second slave chip to an input/output circuit.

    Abstract translation: 半导体封装包括垂直堆叠的第一和第二从芯片; 以及连接到第一和第二从芯片的主芯片,每个从芯片包括多个存储器块和冗余块,并且所述主芯片包括:熔丝块,被配置为修复从所述第一和第二从芯片检测到的缺陷存储器块 分别通过使用第一从芯片的冗余块和第二从芯片的冗余块从第二从芯片检测到的第一从芯片和缺陷存储块,以及块选择电路,被配置为将 第一和第二从属芯片,第一从芯片的多个存储块中的一个或多个非缺陷存储器块,以及第二从芯片的多个存储块中的一个或多个非缺陷存储器块输入到/输出电路 。

    PROBING INTERPOSER AND SEMICONDUCTOR TEST SYSTEM INCLUDING THE SAME
    3.
    发明申请
    PROBING INTERPOSER AND SEMICONDUCTOR TEST SYSTEM INCLUDING THE SAME 审中-公开
    探测插件和半导体测试系统,包括它们

    公开(公告)号:US20160370422A1

    公开(公告)日:2016-12-22

    申请号:US15145182

    申请日:2016-05-03

    CPC classification number: G01R31/2889

    Abstract: A probing interposer includes a supporting substrate with first and second surfaces facing each other and via patterns penetrating the supporting substrate. Each of the via patterns have a concave portion that is exposed through the first surface and has a shape recessed in a direction from the first surface toward the second surface. The concave portion has a width that is smaller than that of the via pattern, and the width decreases in the direction from the first surface toward the second surface.

    Abstract translation: 探测插入件包括支撑基板,其具有彼此面对的第一和第二表面以及穿过支撑基板的图案。 每个通孔图案具有通过第一表面暴露的凹部,并且具有从第一表面朝向第二表面的方向凹陷的形状。 凹部具有比通孔图案的宽度小的宽度,并且宽度在从第一表面朝向第二表面的方向上减小。

Patent Agency Ranking