-
公开(公告)号:US20240363495A1
公开(公告)日:2024-10-31
申请号:US18767848
申请日:2024-07-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Jung CHEN , Cheng-Hung WANG , Tsung-Lin LEE , Shiuan-Jeng LIN , Chun-Ming LIN , Wen-Chih CHIANG
IPC: H01L23/48 , H01L21/02 , H01L21/311 , H01L21/762 , H01L21/768 , H01L23/528 , H01L23/532 , H01L23/58 , H01L29/06
CPC classification number: H01L23/481 , H01L21/02532 , H01L21/02595 , H01L21/31116 , H01L21/76283 , H01L21/76802 , H01L21/76877 , H01L23/528 , H01L23/53257 , H01L23/53271 , H01L23/585 , H01L29/0649
Abstract: Structures and methods for reducing process charging damages are disclosed. In one example, a silicon-on-insulator (SOI) structure is disclosed. The SOI structure includes: a substrate, a polysilicon region and an etch stop layer. The substrate includes: a handle layer, an insulation layer arranged over the handle layer, and a buried layer arranged over the insulation layer. The polysilicon region extends downward from an upper surface of the buried layer and terminates in the handle layer. The etch stop layer is located on the substrate. The etch stop layer is in contact with both the substrate and the polysilicon region.