METAL-INSULATOR-METAL (MIM) CAPACITOR AND METHOD OF MAKING SAME

    公开(公告)号:US20230011605A1

    公开(公告)日:2023-01-12

    申请号:US17590359

    申请日:2022-02-01

    IPC分类号: H01L49/02 H01G4/08 H01L23/522

    摘要: A semiconductor device includes a first conductive material, a dielectric structure extending over a top surface of the first conductive material, the dielectric material having a first portion with a first thickness, and a second portion with a second thickness, and a third portion with a third thickness between the first thickness and the second thickness; and a second conductive material extending over the first portion of the dielectric structure. An oxygen-enriched portion of the second conductive material extends along a top surface and a sidewall of the second conductive material. A bottom surface and an interior portion of the second conductive material have an oxygen concentration which is larger than an oxygen concentration of a bottom surface and an interior portion of the second conductive material.

    SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME

    公开(公告)号:US20230010934A1

    公开(公告)日:2023-01-12

    申请号:US17584306

    申请日:2022-01-25

    摘要: A semiconductor device structure includes a first MOSFET device disposed at a first region of a semiconductor substrate, the first MOSFET device comprises a bulk semiconductor layer contacting the semiconductor substrate, and the bulk semiconductor layer has a first height, a first gate structure disposed over the bulk semiconductor layer, and first S/D regions disposed in the bulk semiconductor layer on opposite sides of the first gate structure; a second MOSFET device disposed at a second region of the semiconductor substrate, the second MOSFET device comprises a semiconductor layer disposed over the semiconductor substrate, and the semiconductor layer has a second height different than the first height, a second gate structure disposed over the semiconductor layer, and second S/D regions disposed in the semiconductor layer on opposite sides of the second gate structure; an insulator between and in contact with the semiconductor substrate and semiconductor layer; and a spacer layer isolating the first and second MOSFET devices, and a portion of the spacer layer is disposed between and in contact with the insulator layer and bulk semiconductor layer.

    SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20230378347A1

    公开(公告)日:2023-11-23

    申请号:US18361585

    申请日:2023-07-28

    IPC分类号: H01L29/78 H01L29/10 H01L29/66

    摘要: A semiconductor structure includes a substrate assembly and a semiconductor device. The semiconductor device is formed on the substrate assembly, and includes a body region, two active regions, and a butted body. The active regions are disposed at two opposite sides of the body region, and both have a first type conductivity. The body region and the active regions together occupy on a surface region of the substrate assembly. The butted body has a second type conductivity different from the first type conductivity, and is located on the surface region of the substrate assembly so as to permit the body region to be tied to one of the active regions through the butted body.

    SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME

    公开(公告)号:US20240203998A1

    公开(公告)日:2024-06-20

    申请号:US18584971

    申请日:2024-02-22

    摘要: A semiconductor device structure includes a first MOSFET device disposed at a first region of a semiconductor substrate, the first MOSFET device comprises a bulk semiconductor layer contacting the semiconductor substrate, and the bulk semiconductor layer has a first height, a first gate structure over the bulk semiconductor layer, and first S/D regions disposed in the bulk semiconductor layer on opposite sides of the first gate structure; a second MOSFET device disposed at a second region of the semiconductor substrate, the second MOSFET device comprises a semiconductor layer over the semiconductor substrate, and the semiconductor layer has a second height different than the first height, a second gate structure over the semiconductor layer, and second S/D regions disposed in the semiconductor layer on opposite sides of the second gate structure; an insulator disposed between and in contact with the semiconductor substrate and semiconductor layer; and a spacer layer isolating first and second MOSFET devices, and a portion of the spacer layer is disposed between and in contact with the insulator layer and bulk semiconductor layer.

    SOURCE/DRAIN EPITAXIAL LAYER PROFILE
    10.
    发明公开

    公开(公告)号:US20240194784A1

    公开(公告)日:2024-06-13

    申请号:US18584282

    申请日:2024-02-22

    摘要: The present disclosure describes a method that mitigates the formation of facets in source/drain silicon germanium (SiGe) epitaxial layers. The method includes forming an isolation region around a semiconductor layer and a gate structure partially over the semiconductor layer and the isolation region. Disposing first photoresist structures over the gate structure, a portion of the isolation region, and a portion of the semiconductor layer and doping, with germanium (Ge), exposed portions of the semiconductor layer and exposed portions of the isolation region to form Ge-doped regions that extend from the semiconductor layer to the isolation region. The method further includes disposing second photoresist structures over the isolation region and etching exposed Ge-doped regions in the semiconductor layer to form openings, where the openings include at least one common sidewall with the Ge-doped regions in the isolation region. Finally the method includes growing a SiGe epitaxial stack in the openings.