Variable equalizer
    1.
    发明授权
    Variable equalizer 失效
    可变均衡器

    公开(公告)号:US4004253A

    公开(公告)日:1977-01-18

    申请号:US587894

    申请日:1975-06-18

    IPC分类号: H04B3/06 H04B3/14 H03H7/14

    CPC分类号: H04B3/06 H04B3/145

    摘要: An inductorless variable equalizer comprises input and output terminals. A first transmission network is situated in the forward path between the input and output terminals and has a variable transfer coefficient; second and third transmission networks are situated in the feedback and feedforward paths, respectively, between the input and output terminals. Each of these networks has a fixed transfer coefficient and the transfer coefficients of the feedback and feedforward networks having polarities opposite each other.

    摘要翻译: 无电感可变均衡器包括输入和输出端子。 第一传输网络位于输入和输出端之间的前向路径中,具有可变传输系数; 第二和第三传输网络分别位于输入和输出端之间的反馈和前馈路径中。 这些网络中的每一个具有固定的传输系数和具有彼此相反的极性的反馈和前馈网络的传输系数。

    Gain control circuit
    4.
    发明授权
    Gain control circuit 失效
    增益控制电路

    公开(公告)号:US4292596A

    公开(公告)日:1981-09-29

    申请号:US66239

    申请日:1979-08-13

    IPC分类号: H03G3/02 H03G3/00 H03G3/12

    CPC分类号: H03G3/001 H03G3/00

    摘要: A circuit for varying the gain of an amplifier circuit linearly in decibel by the use of a digital code signal varying linearly, wherein a resistance network to be connected between an amplifier having a fixed gain and an input or output portion for the amplification is connected and the gain of the amplifier as well as the values of resistance elements constituting the resistance network is set so that the transfer function of the amplifier circuit may become: ##EQU1## .

    摘要翻译: 一种用于通过使用线性变化的数字码信号以分贝线性地改变放大器电路的增益的电路,其中连接在具有固定增益的放大器和用于放大的输入或输出部分之间的电阻网络被连接, 设置放大器的增益以及构成电阻网络的电阻元件的值,使得放大器电路的传递函数可以变为:

    Signal processing system having impulse response detecting circuit
    8.
    发明授权
    Signal processing system having impulse response detecting circuit 失效
    具有脉冲响应检测电路的信号处理系统

    公开(公告)号:US4441192A

    公开(公告)日:1984-04-03

    申请号:US294229

    申请日:1981-08-19

    CPC分类号: H04L25/03133 H04B3/142

    摘要: A signal processing system detects the transmission characteristics of a channel thereby to compensate the output waveform of the channel into the most-optimum state. The impulse response of the channel is detected by transmitting a code having a keen autocorrelation from the transmission end and by determining the correlation between the received signal of the code transmitted and the same code of the aforementioned code at a reception end.

    摘要翻译: 信号处理系统检测通道的传输特性,从而将通道的输出波形补偿到最佳状态。 通过从发送端发送具有敏锐自相关性的代码,并且通过确定发送的代码的接收信号和接收端的上述代码的相同代码之间的相关性来检测信道的脉冲响应。

    Recursive-type digital filter with reduced round-off noise
    10.
    发明授权
    Recursive-type digital filter with reduced round-off noise 失效
    递归型数字滤波器,减少了四舍五入的噪音

    公开(公告)号:US4337518A

    公开(公告)日:1982-06-29

    申请号:US172947

    申请日:1980-07-28

    IPC分类号: H03H17/04 G06F7/38

    CPC分类号: H03H17/0461

    摘要: A recursive-type digital filter comprising a calculation circuit. The calculation circuit is arranged to multiply an input signal including at least m-bit signal x.sub.n inputted at a predetermined sampling period and an output signal y.sub.n-k fed back to the input of the calculation circuit in accordance with the input signal x.sub.n after being subjected to a delay of k sampling periods by a.sub.k and b.sub.k coefficients corresponding to the filter characteristics, respectively, and then the products are added thereby to produce data y.sub.n of (m+l) bits satisfying, ##EQU1## and serially deliver the upper m-bit data of the data y.sub.n as an output signal corresponding to the input signal x.sub.n.The filter further comprises a delay circuit for feeding back to the input of the calculation circuit a part of the round off data including the upper (m+1)th bit of the data y.sub.n so that the b.sub.k coefficient is multiplied by the fedback data of the upper (m+1)th bit and the product is added to the data y.sub.n, thereby to produce an output signal with reduced round off noise.

    摘要翻译: 一种包括计算电路的递归型数字滤波器。 计算电路被配置为将包括在预定采样周期输入的至少m位信号xn和输入信号yn-k的输入信号乘以运算电路的输入,根据输入信号xn 分别对应于滤波器特性的ak和bk系数的k个采样周期的延迟,然后将乘积相加以产生满足的(m + 1)比特的数据yn,并且串行地传送上m- 数据yn的位数据作为与输入信号xn对应的输出信号。 滤波器还包括延迟电路,用于将包括数据yn的第(m + 1)位的舍入数据的一部分反馈给计算电路的输入,使得bk系数乘以 第(m + 1)位和乘积被加到数据yn,从而产生具有减小的舍入噪声的输出信号。