-
公开(公告)号:US20150380246A1
公开(公告)日:2015-12-31
申请号:US14315659
申请日:2014-06-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Xiang HU , Yuping REN , Duohui BEI , Sipeng GU , Huang LIU
IPC: H01L21/033 , H01L21/311 , H01L23/538
CPC classification number: H01L21/76816 , H01L21/02063 , H01L21/0332 , H01L21/0337 , H01L21/0338 , H01L21/3088 , H01L21/31144 , H01L21/76802 , H01L21/76805 , H01L21/76807 , H01L21/7681 , H01L21/76811 , H01L21/76813 , H01L21/76831 , H01L23/5226 , H01L23/5384 , H01L2924/0002 , H01L2924/00
Abstract: Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.
Abstract translation: 提供了用于在电路结构上的尺寸控制的通孔形成的方法,包括在多个相邻的导电结构上。 所述方法包括例如在电路结构之上提供图案化的多层堆叠结构,所述堆叠结构包括至少一层,以及在所述至少一层上方的图案转移层,所述图案转移层被图案化 至少有一个通孔; 在所述至少一个通孔开口内提供侧壁间隔层,以形成至少一个尺寸控制的通孔开口; 以及使用所述至少一个尺寸控制的通孔开口蚀刻穿过所述堆叠结构的所述至少一个层,以便于在所述电路结构上提供通孔。 在一个实施方案中,堆叠结构包括设置在电介质层和平坦化层之间的图案化硬掩模层内的沟槽开口,并且通孔部分地自对准沟槽。
-
公开(公告)号:US20160099171A1
公开(公告)日:2016-04-07
申请号:US14969154
申请日:2015-12-15
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Xiang HU , Yuping REN , Duohui BEI , Sipeng GU , Huang LIU
IPC: H01L21/768 , H01L21/311
CPC classification number: H01L21/76816 , H01L21/02063 , H01L21/0332 , H01L21/0337 , H01L21/0338 , H01L21/3088 , H01L21/31144 , H01L21/76802 , H01L21/76805 , H01L21/76807 , H01L21/7681 , H01L21/76811 , H01L21/76813 , H01L21/76831 , H01L23/5226 , H01L23/5384 , H01L2924/0002 , H01L2924/00
Abstract: Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.
-