摘要:
A two-point frequency modulation apparatus is provided that reduces input timing difference and improves modulation accuracy. Two-point frequency modulation apparatus 10 has: PLL circuit 11; frequency division ratio generator 13 that generates the frequency division ratio in frequency divider 111 based on first digital baseband signal S1 and carrier signal; adder 114 that adds second digital baseband signal S2 to the output signal of loop filter 113; a delay index calculator (filter coefficient calculator 17) that calculates the delay index based on the magnitude of change in the amplitude of the output signal of adder 114; and a delay adjuster (digital filter 18) that shifts the phase of one of first digital baseband signal S1 and second digital baseband signal S2 according to the delay index so as to reduce the phase difference.
摘要:
A two-point frequency modulation apparatus is provided that reduces input timing difference and improves modulation accuracy. Two-point frequency modulation apparatus 10 has: PLL circuit 11; frequency division ratio generator 13 that generates the frequency division ratio in frequency divider 111 based on first digital baseband signal S1 and carrier signal; adder 114 that adds second digital baseband signal S2 to the output signal of loop filter 113; a delay index calculator (filter coefficient calculator 17) that calculates the delay index based on the magnitude of change in the amplitude of the output signal of adder 114; and a delay adjuster (digital filter 18) that shifts the phase of one of first digital baseband signal S1 and second digital baseband signal S2 according to the delay index so as to reduce the phase difference.
摘要:
A two-point modulation type phase apparatus and a wireless communication apparatus capable of achieving a reduction in circuit scale and low power consumption while maintaining modulation precision. It is possible to provide a D/A converter (150) that converts the inputted digital baseband signal to an analog signal, an adder (110) that adds an output signal of a D/A converter (150) and an output of a loop filter (135) to output to a control voltage terminal of the voltage controlled oscillator (105), and a peak control section (140) provided at a front stage of the D/A converter (150) that carries out smoothing of peak portions appearing at the inputted digital baseband signal, at a two-point modulation type phase modulation apparatus (100) that modulates a-carrier frequency signal using an inputted digital baseband signal by setting a frequency dividing ratio of a frequency divider (115) of a PLL circuit based on an inputted digital baseband modulation signal, and adding a voltage corresponding to a signal that is an inputted digital baseband signal analog-converted for supply to a control voltage terminal of a voltage controlled oscillator (105).
摘要:
A frequency modulation apparatus 100 has a synthesizer 101, a differentiator 102 that differentiates phase modulation data and generates differential phase modulation data, an adder 103 that adds together that differential phase modulation data and carrier frequency data fractional part K and generates addition fractional part K1, an input data operation section 104 that receives addition fractional part K1 and carrier frequency data integer part M, generates integer part input data M1 and fractional part input data K2, and provides fractional part input data K2 to synthesizer 101, and an integer part data delay section 105 that delays integer part input data M1 before providing it to synthesizer 101. Input data operation section 104 makes M1=M−1 and K2=K1+1 when K1
摘要:
A two-point modulation type phase apparatus and a wireless communication apparatus capable of achieving a reduction in circuit scale and low power consumption while maintaining modulation precision. It is possible to provide a D/A converter (150) that converts the inputted digital baseband signal to an analog signal, an adder (110) that adds an output signal of a D/A converter (150) and an output of a loop filter (135) to output to a control voltage terminal of the voltage controlled oscillator (105), and a peak control section (140) provided at a front stage of the D/A converter (150) that carries out smoothing of peak portions appearing at the inputted digital baseband signal, at a two-point modulation type phase modulation apparatus (100) that modulates a-carrier frequency signal using an inputted digital baseband signal by setting a frequency dividing ratio of a frequency divider (115) of a PLL circuit based on an inputted digital baseband modulation signal, and adding a voltage corresponding to a signal that is an inputted digital baseband signal analog-converted for supply to a control voltage terminal of a voltage controlled oscillator (105).
摘要:
An object of the present invention is to provide a modulation-precision enhanced broadband modulation PLL, a timing error correcting system of the broadband modulation PLL, a timing error correcting method and an adjusting method of a radio communication device having a broadband modulation PLL. There is provided a PLL portion containing a voltage controlled oscillator (101), a frequency divider (105), a phase comparator (104) and a loop filter (103). A frequency-dividing ratio of the frequency divider (105) is controlled to apply modulation, and also an input voltage of the voltage controlled oscillator (101) is controlled to apply modulation. One of phase modulation data for controlling the frequency dividing ratio and phase modulation data for input voltage of the voltage controlled oscillator (101) is inverted in phase by using an inverter (113), and the delay control circuit (110) detects a timing error on the basis of a signal (133) achieved by adding the output signals (131) and (132) of the filter (106) and the loop filter (103), and the timing is controlled by the delay circuits (111) and (112) to correct the timing error.
摘要:
Provided is a PLL oscillation circuit that can reduce the variability of modulation sensitivity of a VCO 101 and obtain a desired output amplitude quickly with high precision. An amplitude detector 103 detects an output amplitude of the VCO 101. An amplitude controller 105 controls a current value of a variable current source 109 so as to have an output amplitude of the VCO 101 detected by the amplitude detector 103 to be a desired amplitude. A LPF 108 is connected between the amplitude controller 105 and the variable current source 109. A switch 107 connects or disconnects the LPF 108 between the amplitude controller 105 and the variable current source 109. The amplitude controller 105 is connected to the variable current source 109 through either the LPF 108 or the switching switch 107.
摘要:
A multimode-based phase modulating apparatus capable of reducing the degradation of modulation precision and suppressing the unnecessary power consumption. This apparatus has a switch for switching the modulation modes of a PLL circuit between a single-point modulation and a double-point modulation. In a case of a narrow modulation bandwidth, the switch is turned off to cease a second digital baseband signal, thereby causing the PLL circuit to perform the single-point modulation in which only a first digital baseband signal from a frequency division rate generating part is used for the modulation. Contrarily, in a case of a wide modulation bandwidth, the switch is turned on, thereby performing the double-point modulation using both the first digital baseband signal and the second digital baseband signal.
摘要:
A multimode-based phase modulating apparatus capable of reducing the degradation of modulation precision and suppressing the unnecessary power consumption. The phase modulating apparatus has a switch (9) for switching the modulation modes of a PLL circuit (15) between a single-point modulation and a double-point modulation. In a case of a narrow modulation bandwidth such as in a GSM mode, the switch (9) is turned off to cease a second digital baseband signal (S2), thereby causing the PLL circuit (15) to perform the single-point modulation in which only a first digital baseband signal (S1) from a frequency division rate generating part (10) is used for the modulation. Contrarily, in a case of a wide modulation bandwidth such as in a UMTS mode, the switch (9) is turned on, thereby performing the double-point modulation using both the first digital baseband signal (S1) and the second digital baseband signal (S2).
摘要:
A frequency modulation apparatus 100 has a synthesizer 101, a differentiator 102 that differentiates phase modulation data and generates differential phase modulation data, an adder 103 that adds together that differential phase modulation data and carrier frequency data fractional part K and generates addition fractional part K1, an input data operation section 104 that receives addition fractional part K1 and carrier frequency data integer part M, generates integer part input data M1 and fractional part input data K2, and provides fractional part input data K2 to synthesizer 101, and an integer part data delay section 105 that delays integer part input data M1 before providing it to synthesizer 101. Input data operation section 104 makes M1=M−1 and K2=K1+1 when K1