MEMORY COMPRESSION METHOD OF ELECTRONIC DEVICE AND APPARATUS THEREOF
    1.
    发明申请
    MEMORY COMPRESSION METHOD OF ELECTRONIC DEVICE AND APPARATUS THEREOF 审中-公开
    电子设备的记忆压缩方法及其装置

    公开(公告)号:US20150339059A1

    公开(公告)日:2015-11-26

    申请号:US14436344

    申请日:2014-10-20

    IPC分类号: G06F3/06

    摘要: Disclosed are a memory compression method of an electronic device and an apparatus thereof. The method for compressing memory in an electronic device may include: detecting a request for executing the first application; determining whether or not the memory compression is required for the execution of the first application; when the memory compression is required, compressing the memory corresponding to an application in progress in the background of the electronic device; and executing the first application.

    摘要翻译: 公开了一种电子设备的记忆压缩方法及其装置。 用于压缩电子设备中的存储器的方法可以包括:检测执行第一应用的请求; 确定所述存储器压缩是否需要用于执行所述第一应用; 当需要存储器压缩时,在电子设备的背景中对与应用程序相对应的存储器进行压缩; 并执行第一应用。

    CACHE MEMORY CONTROL IN ELECTRONIC DEVICE
    5.
    发明申请
    CACHE MEMORY CONTROL IN ELECTRONIC DEVICE 审中-公开
    电子设备中的高速缓存记忆控制

    公开(公告)号:US20150261683A1

    公开(公告)日:2015-09-17

    申请号:US14643046

    申请日:2015-03-10

    IPC分类号: G06F12/08

    CPC分类号: G06F12/0891 G06F12/0895

    摘要: Disclosed are a method and apparatus for controlling a cache memory in an electronic device. The apparatus includes a cache memory having cache lines, each of which includes tag information and at least two sub-lines. Each of the at least two sub-lines including a valid bit and a dirty bit. A control unit may analyze a valid bit of a sub-line corresponding to an address tag of data when a request for writing the data is sensed, determine based on activation or deactivation of the valid bit whether a cache hit or a cache miss occurs, and perform a control operation for allocating a sub-line according to a size of the requested data and write the data when the cache hit occurs.

    摘要翻译: 公开了一种用于控制电子设备中的高速缓冲存储器的方法和装置。 该装置包括具有高速缓存行的高速缓冲存储器,每个高速缓存行包括标签信息和至少两个子行。 所述至少两条子线中的每一条包括有效位和脏位。 当感测到写入数据的请求时,控制单元可以分析对应于数据的地址标签的子线的有效位,基于是否发生高速缓存命中或高速缓存未命中来确定有效位的激活或去激活, 并且执行用于根据所请求数据的大小分配子行的控制操作,并且在发生高速缓存命中时写入数据。